cmd_ddrphy.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * Copyright (C) 2014 Panasonic Corporation
  3. * Author: Masahiro Yamada <yamada.m@jp.panasonic.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <mach/ddrphy-regs.h>
  10. /* Select either decimal or hexadecimal */
  11. #if 1
  12. #define PRINTF_FORMAT "%2d"
  13. #else
  14. #define PRINTF_FORMAT "%02x"
  15. #endif
  16. /* field separator */
  17. #define FS " "
  18. static u32 read_bdl(struct ddrphy_datx8 __iomem *dx, int index)
  19. {
  20. return (readl(&dx->bdlr[index / 5]) >> (index % 5 * 6)) & 0x3f;
  21. }
  22. static void dump_loop(void (*callback)(struct ddrphy_datx8 __iomem *))
  23. {
  24. int ch, p, dx;
  25. struct ddrphy __iomem *phy;
  26. for (ch = 0; ch < NR_DDRCH; ch++) {
  27. for (p = 0; p < NR_DDRPHY_PER_CH; p++) {
  28. phy = (struct ddrphy __iomem *)DDRPHY_BASE(ch, p);
  29. for (dx = 0; dx < NR_DATX8_PER_DDRPHY; dx++) {
  30. printf("CH%dP%dDX%d:", ch, p, dx);
  31. (*callback)(&phy->dx[dx]);
  32. printf("\n");
  33. }
  34. }
  35. }
  36. }
  37. static void __wbdl_dump(struct ddrphy_datx8 __iomem *dx)
  38. {
  39. int i;
  40. for (i = 0; i < 10; i++)
  41. printf(FS PRINTF_FORMAT, read_bdl(dx, i));
  42. printf(FS "(+" PRINTF_FORMAT ")", readl(&dx->lcdlr[1]) & 0xff);
  43. }
  44. void wbdl_dump(void)
  45. {
  46. printf("\n--- Write Bit Delay Line ---\n");
  47. printf(" DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM DQS (WDQD)\n");
  48. dump_loop(&__wbdl_dump);
  49. }
  50. static void __rbdl_dump(struct ddrphy_datx8 __iomem *dx)
  51. {
  52. int i;
  53. for (i = 15; i < 24; i++)
  54. printf(FS PRINTF_FORMAT, read_bdl(dx, i));
  55. printf(FS "(+" PRINTF_FORMAT ")", (readl(&dx->lcdlr[1]) >> 8) & 0xff);
  56. }
  57. void rbdl_dump(void)
  58. {
  59. printf("\n--- Read Bit Delay Line ---\n");
  60. printf(" DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM (RDQSD)\n");
  61. dump_loop(&__rbdl_dump);
  62. }
  63. static void __wld_dump(struct ddrphy_datx8 __iomem *dx)
  64. {
  65. int rank;
  66. u32 lcdlr0 = readl(&dx->lcdlr[0]);
  67. u32 gtr = readl(&dx->gtr);
  68. for (rank = 0; rank < 4; rank++) {
  69. u32 wld = (lcdlr0 >> (8 * rank)) & 0xff; /* Delay */
  70. u32 wlsl = (gtr >> (12 + 2 * rank)) & 0x3; /* System Latency */
  71. printf(FS PRINTF_FORMAT "%sT", wld,
  72. wlsl == 0 ? "-1" : wlsl == 1 ? "+0" : "+1");
  73. }
  74. }
  75. void wld_dump(void)
  76. {
  77. printf("\n--- Write Leveling Delay ---\n");
  78. printf(" Rank0 Rank1 Rank2 Rank3\n");
  79. dump_loop(&__wld_dump);
  80. }
  81. static void __dqsgd_dump(struct ddrphy_datx8 __iomem *dx)
  82. {
  83. int rank;
  84. u32 lcdlr2 = readl(&dx->lcdlr[2]);
  85. u32 gtr = readl(&dx->gtr);
  86. for (rank = 0; rank < 4; rank++) {
  87. u32 dqsgd = (lcdlr2 >> (8 * rank)) & 0xff; /* Delay */
  88. u32 dgsl = (gtr >> (3 * rank)) & 0x7; /* System Latency */
  89. printf(FS PRINTF_FORMAT "+%dT", dqsgd, dgsl);
  90. }
  91. }
  92. void dqsgd_dump(void)
  93. {
  94. printf("\n--- DQS Gating Delay ---\n");
  95. printf(" Rank0 Rank1 Rank2 Rank3\n");
  96. dump_loop(&__dqsgd_dump);
  97. }
  98. static void __mdl_dump(struct ddrphy_datx8 __iomem *dx)
  99. {
  100. int i;
  101. u32 mdl = readl(&dx->mdlr);
  102. for (i = 0; i < 3; i++)
  103. printf(FS PRINTF_FORMAT, (mdl >> (8 * i)) & 0xff);
  104. }
  105. void mdl_dump(void)
  106. {
  107. printf("\n--- Master Delay Line ---\n");
  108. printf(" IPRD TPRD MDLD\n");
  109. dump_loop(&__mdl_dump);
  110. }
  111. #define REG_DUMP(x) \
  112. { u32 __iomem *p = &phy->x; printf("%3d: %-10s: %p : %08x\n", \
  113. p - (u32 *)phy, #x, p, readl(p)); }
  114. void reg_dump(void)
  115. {
  116. int ch, p;
  117. struct ddrphy __iomem *phy;
  118. printf("\n--- DDR PHY registers ---\n");
  119. for (ch = 0; ch < NR_DDRCH; ch++) {
  120. for (p = 0; p < NR_DDRPHY_PER_CH; p++) {
  121. printf("== Ch%d, PHY%d ==\n", ch, p);
  122. printf(" No: Name : Address : Data\n");
  123. phy = (struct ddrphy __iomem *)DDRPHY_BASE(ch, p);
  124. REG_DUMP(ridr);
  125. REG_DUMP(pir);
  126. REG_DUMP(pgcr[0]);
  127. REG_DUMP(pgcr[1]);
  128. REG_DUMP(pgsr[0]);
  129. REG_DUMP(pgsr[1]);
  130. REG_DUMP(pllcr);
  131. REG_DUMP(ptr[0]);
  132. REG_DUMP(ptr[1]);
  133. REG_DUMP(ptr[2]);
  134. REG_DUMP(ptr[3]);
  135. REG_DUMP(ptr[4]);
  136. REG_DUMP(acmdlr);
  137. REG_DUMP(acbdlr);
  138. REG_DUMP(dxccr);
  139. REG_DUMP(dsgcr);
  140. REG_DUMP(dcr);
  141. REG_DUMP(dtpr[0]);
  142. REG_DUMP(dtpr[1]);
  143. REG_DUMP(dtpr[2]);
  144. REG_DUMP(mr0);
  145. REG_DUMP(mr1);
  146. REG_DUMP(mr2);
  147. REG_DUMP(mr3);
  148. REG_DUMP(dx[0].gcr);
  149. REG_DUMP(dx[0].gtr);
  150. REG_DUMP(dx[1].gcr);
  151. REG_DUMP(dx[1].gtr);
  152. }
  153. }
  154. }
  155. static int do_ddr(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  156. {
  157. char *cmd = argv[1];
  158. if (argc == 1)
  159. cmd = "all";
  160. if (!strcmp(cmd, "wbdl") || !strcmp(cmd, "all"))
  161. wbdl_dump();
  162. if (!strcmp(cmd, "rbdl") || !strcmp(cmd, "all"))
  163. rbdl_dump();
  164. if (!strcmp(cmd, "wld") || !strcmp(cmd, "all"))
  165. wld_dump();
  166. if (!strcmp(cmd, "dqsgd") || !strcmp(cmd, "all"))
  167. dqsgd_dump();
  168. if (!strcmp(cmd, "mdl") || !strcmp(cmd, "all"))
  169. mdl_dump();
  170. if (!strcmp(cmd, "reg") || !strcmp(cmd, "all"))
  171. reg_dump();
  172. return 0;
  173. }
  174. U_BOOT_CMD(
  175. ddr, 2, 1, do_ddr,
  176. "UniPhier DDR PHY parameters dumper",
  177. "- dump all of the followings\n"
  178. "ddr wbdl - dump Write Bit Delay\n"
  179. "ddr rbdl - dump Read Bit Delay\n"
  180. "ddr wld - dump Write Leveling\n"
  181. "ddr dqsgd - dump DQS Gating Delay\n"
  182. "ddr mdl - dump Master Delay Line\n"
  183. "ddr reg - dump registers\n"
  184. );