sun8i_emac.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778
  1. /*
  2. * (C) Copyright 2016
  3. * Author: Amit Singh Tomar, amittomer25@gmail.com
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Ethernet driver for H3/A64/A83T based SoC's
  8. *
  9. * It is derived from the work done by
  10. * LABBE Corentin & Chen-Yu Tsai for Linux, THANKS!
  11. *
  12. */
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/gpio.h>
  16. #include <common.h>
  17. #include <dm.h>
  18. #include <fdt_support.h>
  19. #include <linux/err.h>
  20. #include <malloc.h>
  21. #include <miiphy.h>
  22. #include <net.h>
  23. #define MDIO_CMD_MII_BUSY BIT(0)
  24. #define MDIO_CMD_MII_WRITE BIT(1)
  25. #define MDIO_CMD_MII_PHY_REG_ADDR_MASK 0x000001f0
  26. #define MDIO_CMD_MII_PHY_REG_ADDR_SHIFT 4
  27. #define MDIO_CMD_MII_PHY_ADDR_MASK 0x0001f000
  28. #define MDIO_CMD_MII_PHY_ADDR_SHIFT 12
  29. #define CONFIG_TX_DESCR_NUM 32
  30. #define CONFIG_RX_DESCR_NUM 32
  31. #define CONFIG_ETH_BUFSIZE 2024
  32. #define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
  33. #define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
  34. #define H3_EPHY_DEFAULT_VALUE 0x58000
  35. #define H3_EPHY_DEFAULT_MASK GENMASK(31, 15)
  36. #define H3_EPHY_ADDR_SHIFT 20
  37. #define REG_PHY_ADDR_MASK GENMASK(4, 0)
  38. #define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */
  39. #define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */
  40. #define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */
  41. #define SC_RMII_EN BIT(13)
  42. #define SC_EPIT BIT(2) /* 1: RGMII, 0: MII */
  43. #define SC_ETCS_MASK GENMASK(1, 0)
  44. #define SC_ETCS_EXT_GMII 0x1
  45. #define SC_ETCS_INT_GMII 0x2
  46. #define CONFIG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ)
  47. #define AHB_GATE_OFFSET_EPHY 0
  48. #if defined(CONFIG_MACH_SUN8I_H3)
  49. #define SUN8I_GPD8_GMAC 2
  50. #else
  51. #define SUN8I_GPD8_GMAC 4
  52. #endif
  53. /* H3/A64 EMAC Register's offset */
  54. #define EMAC_CTL0 0x00
  55. #define EMAC_CTL1 0x04
  56. #define EMAC_INT_STA 0x08
  57. #define EMAC_INT_EN 0x0c
  58. #define EMAC_TX_CTL0 0x10
  59. #define EMAC_TX_CTL1 0x14
  60. #define EMAC_TX_FLOW_CTL 0x1c
  61. #define EMAC_TX_DMA_DESC 0x20
  62. #define EMAC_RX_CTL0 0x24
  63. #define EMAC_RX_CTL1 0x28
  64. #define EMAC_RX_DMA_DESC 0x34
  65. #define EMAC_MII_CMD 0x48
  66. #define EMAC_MII_DATA 0x4c
  67. #define EMAC_ADDR0_HIGH 0x50
  68. #define EMAC_ADDR0_LOW 0x54
  69. #define EMAC_TX_DMA_STA 0xb0
  70. #define EMAC_TX_CUR_DESC 0xb4
  71. #define EMAC_TX_CUR_BUF 0xb8
  72. #define EMAC_RX_DMA_STA 0xc0
  73. #define EMAC_RX_CUR_DESC 0xc4
  74. DECLARE_GLOBAL_DATA_PTR;
  75. enum emac_variant {
  76. A83T_EMAC = 1,
  77. H3_EMAC,
  78. A64_EMAC,
  79. };
  80. struct emac_dma_desc {
  81. u32 status;
  82. u32 st;
  83. u32 buf_addr;
  84. u32 next;
  85. } __aligned(ARCH_DMA_MINALIGN);
  86. struct emac_eth_dev {
  87. struct emac_dma_desc rx_chain[CONFIG_TX_DESCR_NUM];
  88. struct emac_dma_desc tx_chain[CONFIG_RX_DESCR_NUM];
  89. char rxbuffer[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
  90. char txbuffer[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
  91. u32 interface;
  92. u32 phyaddr;
  93. u32 link;
  94. u32 speed;
  95. u32 duplex;
  96. u32 phy_configured;
  97. u32 tx_currdescnum;
  98. u32 rx_currdescnum;
  99. u32 addr;
  100. u32 tx_slot;
  101. bool use_internal_phy;
  102. enum emac_variant variant;
  103. void *mac_reg;
  104. phys_addr_t sysctl_reg;
  105. struct phy_device *phydev;
  106. struct mii_dev *bus;
  107. };
  108. static int sun8i_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  109. {
  110. struct emac_eth_dev *priv = bus->priv;
  111. ulong start;
  112. u32 miiaddr = 0;
  113. int timeout = CONFIG_MDIO_TIMEOUT;
  114. miiaddr &= ~MDIO_CMD_MII_WRITE;
  115. miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  116. miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
  117. MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  118. miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
  119. miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
  120. MDIO_CMD_MII_PHY_ADDR_MASK;
  121. miiaddr |= MDIO_CMD_MII_BUSY;
  122. writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
  123. start = get_timer(0);
  124. while (get_timer(start) < timeout) {
  125. if (!(readl(priv->mac_reg + EMAC_MII_CMD) & MDIO_CMD_MII_BUSY))
  126. return readl(priv->mac_reg + EMAC_MII_DATA);
  127. udelay(10);
  128. };
  129. return -1;
  130. }
  131. static int sun8i_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  132. u16 val)
  133. {
  134. struct emac_eth_dev *priv = bus->priv;
  135. ulong start;
  136. u32 miiaddr = 0;
  137. int ret = -1, timeout = CONFIG_MDIO_TIMEOUT;
  138. miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  139. miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
  140. MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  141. miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
  142. miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
  143. MDIO_CMD_MII_PHY_ADDR_MASK;
  144. miiaddr |= MDIO_CMD_MII_WRITE;
  145. miiaddr |= MDIO_CMD_MII_BUSY;
  146. writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
  147. writel(val, priv->mac_reg + EMAC_MII_DATA);
  148. start = get_timer(0);
  149. while (get_timer(start) < timeout) {
  150. if (!(readl(priv->mac_reg + EMAC_MII_CMD) &
  151. MDIO_CMD_MII_BUSY)) {
  152. ret = 0;
  153. break;
  154. }
  155. udelay(10);
  156. };
  157. return ret;
  158. }
  159. static int _sun8i_write_hwaddr(struct emac_eth_dev *priv, u8 *mac_id)
  160. {
  161. u32 macid_lo, macid_hi;
  162. macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
  163. (mac_id[3] << 24);
  164. macid_hi = mac_id[4] + (mac_id[5] << 8);
  165. writel(macid_hi, priv->mac_reg + EMAC_ADDR0_HIGH);
  166. writel(macid_lo, priv->mac_reg + EMAC_ADDR0_LOW);
  167. return 0;
  168. }
  169. static void sun8i_adjust_link(struct emac_eth_dev *priv,
  170. struct phy_device *phydev)
  171. {
  172. u32 v;
  173. v = readl(priv->mac_reg + EMAC_CTL0);
  174. if (phydev->duplex)
  175. v |= BIT(0);
  176. else
  177. v &= ~BIT(0);
  178. v &= ~0x0C;
  179. switch (phydev->speed) {
  180. case 1000:
  181. break;
  182. case 100:
  183. v |= BIT(2);
  184. v |= BIT(3);
  185. break;
  186. case 10:
  187. v |= BIT(3);
  188. break;
  189. }
  190. writel(v, priv->mac_reg + EMAC_CTL0);
  191. }
  192. static int sun8i_emac_set_syscon_ephy(struct emac_eth_dev *priv, u32 *reg)
  193. {
  194. if (priv->use_internal_phy) {
  195. /* H3 based SoC's that has an Internal 100MBit PHY
  196. * needs to be configured and powered up before use
  197. */
  198. *reg &= ~H3_EPHY_DEFAULT_MASK;
  199. *reg |= H3_EPHY_DEFAULT_VALUE;
  200. *reg |= priv->phyaddr << H3_EPHY_ADDR_SHIFT;
  201. *reg &= ~H3_EPHY_SHUTDOWN;
  202. *reg |= H3_EPHY_SELECT;
  203. } else
  204. /* This is to select External Gigabit PHY on
  205. * the boards with H3 SoC.
  206. */
  207. *reg &= ~H3_EPHY_SELECT;
  208. return 0;
  209. }
  210. static int sun8i_emac_set_syscon(struct emac_eth_dev *priv)
  211. {
  212. int ret;
  213. u32 reg;
  214. reg = readl(priv->sysctl_reg);
  215. if (priv->variant == H3_EMAC) {
  216. ret = sun8i_emac_set_syscon_ephy(priv, &reg);
  217. if (ret)
  218. return ret;
  219. }
  220. reg &= ~(SC_ETCS_MASK | SC_EPIT);
  221. if (priv->variant == H3_EMAC || priv->variant == A64_EMAC)
  222. reg &= ~SC_RMII_EN;
  223. switch (priv->interface) {
  224. case PHY_INTERFACE_MODE_MII:
  225. /* default */
  226. break;
  227. case PHY_INTERFACE_MODE_RGMII:
  228. reg |= SC_EPIT | SC_ETCS_INT_GMII;
  229. break;
  230. case PHY_INTERFACE_MODE_RMII:
  231. if (priv->variant == H3_EMAC ||
  232. priv->variant == A64_EMAC) {
  233. reg |= SC_RMII_EN | SC_ETCS_EXT_GMII;
  234. break;
  235. }
  236. /* RMII not supported on A83T */
  237. default:
  238. debug("%s: Invalid PHY interface\n", __func__);
  239. return -EINVAL;
  240. }
  241. writel(reg, priv->sysctl_reg);
  242. return 0;
  243. }
  244. static int sun8i_phy_init(struct emac_eth_dev *priv, void *dev)
  245. {
  246. struct phy_device *phydev;
  247. phydev = phy_connect(priv->bus, priv->phyaddr, dev, priv->interface);
  248. if (!phydev)
  249. return -ENODEV;
  250. phy_connect_dev(phydev, dev);
  251. priv->phydev = phydev;
  252. phy_config(priv->phydev);
  253. return 0;
  254. }
  255. static void rx_descs_init(struct emac_eth_dev *priv)
  256. {
  257. struct emac_dma_desc *desc_table_p = &priv->rx_chain[0];
  258. char *rxbuffs = &priv->rxbuffer[0];
  259. struct emac_dma_desc *desc_p;
  260. u32 idx;
  261. /* flush Rx buffers */
  262. flush_dcache_range((uintptr_t)rxbuffs, (ulong)rxbuffs +
  263. RX_TOTAL_BUFSIZE);
  264. for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
  265. desc_p = &desc_table_p[idx];
  266. desc_p->buf_addr = (uintptr_t)&rxbuffs[idx * CONFIG_ETH_BUFSIZE]
  267. ;
  268. desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
  269. desc_p->st |= CONFIG_ETH_BUFSIZE;
  270. desc_p->status = BIT(31);
  271. }
  272. /* Correcting the last pointer of the chain */
  273. desc_p->next = (uintptr_t)&desc_table_p[0];
  274. flush_dcache_range((uintptr_t)priv->rx_chain,
  275. (uintptr_t)priv->rx_chain +
  276. sizeof(priv->rx_chain));
  277. writel((uintptr_t)&desc_table_p[0], (priv->mac_reg + EMAC_RX_DMA_DESC));
  278. priv->rx_currdescnum = 0;
  279. }
  280. static void tx_descs_init(struct emac_eth_dev *priv)
  281. {
  282. struct emac_dma_desc *desc_table_p = &priv->tx_chain[0];
  283. char *txbuffs = &priv->txbuffer[0];
  284. struct emac_dma_desc *desc_p;
  285. u32 idx;
  286. for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
  287. desc_p = &desc_table_p[idx];
  288. desc_p->buf_addr = (uintptr_t)&txbuffs[idx * CONFIG_ETH_BUFSIZE]
  289. ;
  290. desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
  291. desc_p->status = (1 << 31);
  292. desc_p->st = 0;
  293. }
  294. /* Correcting the last pointer of the chain */
  295. desc_p->next = (uintptr_t)&desc_table_p[0];
  296. /* Flush all Tx buffer descriptors */
  297. flush_dcache_range((uintptr_t)priv->tx_chain,
  298. (uintptr_t)priv->tx_chain +
  299. sizeof(priv->tx_chain));
  300. writel((uintptr_t)&desc_table_p[0], priv->mac_reg + EMAC_TX_DMA_DESC);
  301. priv->tx_currdescnum = 0;
  302. }
  303. static int _sun8i_emac_eth_init(struct emac_eth_dev *priv, u8 *enetaddr)
  304. {
  305. u32 reg, v;
  306. int timeout = 100;
  307. reg = readl((priv->mac_reg + EMAC_CTL1));
  308. if (!(reg & 0x1)) {
  309. /* Soft reset MAC */
  310. setbits_le32((priv->mac_reg + EMAC_CTL1), 0x1);
  311. do {
  312. reg = readl(priv->mac_reg + EMAC_CTL1);
  313. } while ((reg & 0x01) != 0 && (--timeout));
  314. if (!timeout) {
  315. printf("%s: Timeout\n", __func__);
  316. return -1;
  317. }
  318. }
  319. /* Rewrite mac address after reset */
  320. _sun8i_write_hwaddr(priv, enetaddr);
  321. v = readl(priv->mac_reg + EMAC_TX_CTL1);
  322. /* TX_MD Transmission starts after a full frame located in TX DMA FIFO*/
  323. v |= BIT(1);
  324. writel(v, priv->mac_reg + EMAC_TX_CTL1);
  325. v = readl(priv->mac_reg + EMAC_RX_CTL1);
  326. /* RX_MD RX DMA reads data from RX DMA FIFO to host memory after a
  327. * complete frame has been written to RX DMA FIFO
  328. */
  329. v |= BIT(1);
  330. writel(v, priv->mac_reg + EMAC_RX_CTL1);
  331. /* DMA */
  332. writel(8 << 24, priv->mac_reg + EMAC_CTL1);
  333. /* Initialize rx/tx descriptors */
  334. rx_descs_init(priv);
  335. tx_descs_init(priv);
  336. /* PHY Start Up */
  337. genphy_parse_link(priv->phydev);
  338. sun8i_adjust_link(priv, priv->phydev);
  339. /* Start RX DMA */
  340. v = readl(priv->mac_reg + EMAC_RX_CTL1);
  341. v |= BIT(30);
  342. writel(v, priv->mac_reg + EMAC_RX_CTL1);
  343. /* Start TX DMA */
  344. v = readl(priv->mac_reg + EMAC_TX_CTL1);
  345. v |= BIT(30);
  346. writel(v, priv->mac_reg + EMAC_TX_CTL1);
  347. /* Enable RX/TX */
  348. setbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
  349. setbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
  350. return 0;
  351. }
  352. static int parse_phy_pins(struct udevice *dev)
  353. {
  354. int offset;
  355. const char *pin_name;
  356. int drive, pull, i;
  357. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
  358. "pinctrl-0");
  359. if (offset < 0) {
  360. printf("WARNING: emac: cannot find pinctrl-0 node\n");
  361. return offset;
  362. }
  363. drive = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
  364. "allwinner,drive", 4);
  365. pull = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
  366. "allwinner,pull", 0);
  367. for (i = 0; ; i++) {
  368. int pin;
  369. if (fdt_get_string_index(gd->fdt_blob, offset,
  370. "allwinner,pins", i, &pin_name))
  371. break;
  372. if (pin_name[0] != 'P')
  373. continue;
  374. pin = (pin_name[1] - 'A') << 5;
  375. if (pin >= 26 << 5)
  376. continue;
  377. pin += simple_strtol(&pin_name[2], NULL, 10);
  378. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD8_GMAC);
  379. sunxi_gpio_set_drv(pin, drive);
  380. sunxi_gpio_set_pull(pin, pull);
  381. }
  382. if (!i) {
  383. printf("WARNING: emac: cannot find allwinner,pins property\n");
  384. return -2;
  385. }
  386. return 0;
  387. }
  388. static int _sun8i_eth_recv(struct emac_eth_dev *priv, uchar **packetp)
  389. {
  390. u32 status, desc_num = priv->rx_currdescnum;
  391. struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
  392. int length = -EAGAIN;
  393. int good_packet = 1;
  394. uintptr_t desc_start = (uintptr_t)desc_p;
  395. uintptr_t desc_end = desc_start +
  396. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  397. ulong data_start = (uintptr_t)desc_p->buf_addr;
  398. ulong data_end;
  399. /* Invalidate entire buffer descriptor */
  400. invalidate_dcache_range(desc_start, desc_end);
  401. status = desc_p->status;
  402. /* Check for DMA own bit */
  403. if (!(status & BIT(31))) {
  404. length = (desc_p->status >> 16) & 0x3FFF;
  405. if (length < 0x40) {
  406. good_packet = 0;
  407. debug("RX: Bad Packet (runt)\n");
  408. }
  409. data_end = data_start + length;
  410. /* Invalidate received data */
  411. invalidate_dcache_range(rounddown(data_start,
  412. ARCH_DMA_MINALIGN),
  413. roundup(data_end,
  414. ARCH_DMA_MINALIGN));
  415. if (good_packet) {
  416. if (length > CONFIG_ETH_BUFSIZE) {
  417. printf("Received packet is too big (len=%d)\n",
  418. length);
  419. return -EMSGSIZE;
  420. }
  421. *packetp = (uchar *)(ulong)desc_p->buf_addr;
  422. return length;
  423. }
  424. }
  425. return length;
  426. }
  427. static int _sun8i_emac_eth_send(struct emac_eth_dev *priv, void *packet,
  428. int len)
  429. {
  430. u32 v, desc_num = priv->tx_currdescnum;
  431. struct emac_dma_desc *desc_p = &priv->tx_chain[desc_num];
  432. uintptr_t desc_start = (uintptr_t)desc_p;
  433. uintptr_t desc_end = desc_start +
  434. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  435. uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
  436. uintptr_t data_end = data_start +
  437. roundup(len, ARCH_DMA_MINALIGN);
  438. /* Invalidate entire buffer descriptor */
  439. invalidate_dcache_range(desc_start, desc_end);
  440. desc_p->st = len;
  441. /* Mandatory undocumented bit */
  442. desc_p->st |= BIT(24);
  443. memcpy((void *)data_start, packet, len);
  444. /* Flush data to be sent */
  445. flush_dcache_range(data_start, data_end);
  446. /* frame end */
  447. desc_p->st |= BIT(30);
  448. desc_p->st |= BIT(31);
  449. /*frame begin */
  450. desc_p->st |= BIT(29);
  451. desc_p->status = BIT(31);
  452. /*Descriptors st and status field has changed, so FLUSH it */
  453. flush_dcache_range(desc_start, desc_end);
  454. /* Move to next Descriptor and wrap around */
  455. if (++desc_num >= CONFIG_TX_DESCR_NUM)
  456. desc_num = 0;
  457. priv->tx_currdescnum = desc_num;
  458. /* Start the DMA */
  459. v = readl(priv->mac_reg + EMAC_TX_CTL1);
  460. v |= BIT(31);/* mandatory */
  461. v |= BIT(30);/* mandatory */
  462. writel(v, priv->mac_reg + EMAC_TX_CTL1);
  463. return 0;
  464. }
  465. static int sun8i_eth_write_hwaddr(struct udevice *dev)
  466. {
  467. struct eth_pdata *pdata = dev_get_platdata(dev);
  468. struct emac_eth_dev *priv = dev_get_priv(dev);
  469. return _sun8i_write_hwaddr(priv, pdata->enetaddr);
  470. }
  471. static void sun8i_emac_board_setup(struct emac_eth_dev *priv)
  472. {
  473. struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  474. if (priv->use_internal_phy) {
  475. /* Set clock gating for ephy */
  476. setbits_le32(&ccm->bus_gate4, BIT(AHB_GATE_OFFSET_EPHY));
  477. /* Deassert EPHY */
  478. setbits_le32(&ccm->ahb_reset2_cfg, BIT(AHB_RESET_OFFSET_EPHY));
  479. }
  480. /* Set clock gating for emac */
  481. setbits_le32(&ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_GMAC));
  482. /* De-assert EMAC */
  483. setbits_le32(&ccm->ahb_reset0_cfg, BIT(AHB_RESET_OFFSET_GMAC));
  484. }
  485. static int sun8i_mdio_init(const char *name, struct emac_eth_dev *priv)
  486. {
  487. struct mii_dev *bus = mdio_alloc();
  488. if (!bus) {
  489. debug("Failed to allocate MDIO bus\n");
  490. return -ENOMEM;
  491. }
  492. bus->read = sun8i_mdio_read;
  493. bus->write = sun8i_mdio_write;
  494. snprintf(bus->name, sizeof(bus->name), name);
  495. bus->priv = (void *)priv;
  496. return mdio_register(bus);
  497. }
  498. static int sun8i_emac_eth_start(struct udevice *dev)
  499. {
  500. struct eth_pdata *pdata = dev_get_platdata(dev);
  501. return _sun8i_emac_eth_init(dev->priv, pdata->enetaddr);
  502. }
  503. static int sun8i_emac_eth_send(struct udevice *dev, void *packet, int length)
  504. {
  505. struct emac_eth_dev *priv = dev_get_priv(dev);
  506. return _sun8i_emac_eth_send(priv, packet, length);
  507. }
  508. static int sun8i_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
  509. {
  510. struct emac_eth_dev *priv = dev_get_priv(dev);
  511. return _sun8i_eth_recv(priv, packetp);
  512. }
  513. static int _sun8i_free_pkt(struct emac_eth_dev *priv)
  514. {
  515. u32 desc_num = priv->rx_currdescnum;
  516. struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
  517. uintptr_t desc_start = (uintptr_t)desc_p;
  518. uintptr_t desc_end = desc_start +
  519. roundup(sizeof(u32), ARCH_DMA_MINALIGN);
  520. /* Make the current descriptor valid again */
  521. desc_p->status |= BIT(31);
  522. /* Flush Status field of descriptor */
  523. flush_dcache_range(desc_start, desc_end);
  524. /* Move to next desc and wrap-around condition. */
  525. if (++desc_num >= CONFIG_RX_DESCR_NUM)
  526. desc_num = 0;
  527. priv->rx_currdescnum = desc_num;
  528. return 0;
  529. }
  530. static int sun8i_eth_free_pkt(struct udevice *dev, uchar *packet,
  531. int length)
  532. {
  533. struct emac_eth_dev *priv = dev_get_priv(dev);
  534. return _sun8i_free_pkt(priv);
  535. }
  536. static void sun8i_emac_eth_stop(struct udevice *dev)
  537. {
  538. struct emac_eth_dev *priv = dev_get_priv(dev);
  539. /* Stop Rx/Tx transmitter */
  540. clrbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
  541. clrbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
  542. /* Stop TX DMA */
  543. clrbits_le32(priv->mac_reg + EMAC_TX_CTL1, BIT(30));
  544. phy_shutdown(priv->phydev);
  545. }
  546. static int sun8i_emac_eth_probe(struct udevice *dev)
  547. {
  548. struct eth_pdata *pdata = dev_get_platdata(dev);
  549. struct emac_eth_dev *priv = dev_get_priv(dev);
  550. priv->mac_reg = (void *)pdata->iobase;
  551. sun8i_emac_board_setup(priv);
  552. sun8i_emac_set_syscon(priv);
  553. sun8i_mdio_init(dev->name, priv);
  554. priv->bus = miiphy_get_dev_by_name(dev->name);
  555. return sun8i_phy_init(priv, dev);
  556. }
  557. static const struct eth_ops sun8i_emac_eth_ops = {
  558. .start = sun8i_emac_eth_start,
  559. .write_hwaddr = sun8i_eth_write_hwaddr,
  560. .send = sun8i_emac_eth_send,
  561. .recv = sun8i_emac_eth_recv,
  562. .free_pkt = sun8i_eth_free_pkt,
  563. .stop = sun8i_emac_eth_stop,
  564. };
  565. static int sun8i_emac_eth_ofdata_to_platdata(struct udevice *dev)
  566. {
  567. struct eth_pdata *pdata = dev_get_platdata(dev);
  568. struct emac_eth_dev *priv = dev_get_priv(dev);
  569. const char *phy_mode;
  570. int offset = 0;
  571. pdata->iobase = dev_get_addr_name(dev, "emac");
  572. priv->sysctl_reg = dev_get_addr_name(dev, "syscon");
  573. pdata->phy_interface = -1;
  574. priv->phyaddr = -1;
  575. priv->use_internal_phy = false;
  576. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
  577. "phy");
  578. if (offset > 0)
  579. priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg",
  580. -1);
  581. phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
  582. if (phy_mode)
  583. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  584. printf("phy interface%d\n", pdata->phy_interface);
  585. if (pdata->phy_interface == -1) {
  586. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  587. return -EINVAL;
  588. }
  589. priv->variant = dev_get_driver_data(dev);
  590. if (!priv->variant) {
  591. printf("%s: Missing variant '%s'\n", __func__,
  592. (char *)priv->variant);
  593. return -EINVAL;
  594. }
  595. if (priv->variant == H3_EMAC) {
  596. if (fdt_getprop(gd->fdt_blob, dev->of_offset,
  597. "allwinner,use-internal-phy", NULL))
  598. priv->use_internal_phy = true;
  599. }
  600. priv->interface = pdata->phy_interface;
  601. if (!priv->use_internal_phy)
  602. parse_phy_pins(dev);
  603. return 0;
  604. }
  605. static const struct udevice_id sun8i_emac_eth_ids[] = {
  606. {.compatible = "allwinner,sun8i-h3-emac", .data = (uintptr_t)H3_EMAC },
  607. {.compatible = "allwinner,sun50i-a64-emac",
  608. .data = (uintptr_t)A64_EMAC },
  609. {.compatible = "allwinner,sun8i-a83t-emac",
  610. .data = (uintptr_t)A83T_EMAC },
  611. { }
  612. };
  613. U_BOOT_DRIVER(eth_sun8i_emac) = {
  614. .name = "eth_sun8i_emac",
  615. .id = UCLASS_ETH,
  616. .of_match = sun8i_emac_eth_ids,
  617. .ofdata_to_platdata = sun8i_emac_eth_ofdata_to_platdata,
  618. .probe = sun8i_emac_eth_probe,
  619. .ops = &sun8i_emac_eth_ops,
  620. .priv_auto_alloc_size = sizeof(struct emac_eth_dev),
  621. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  622. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  623. };