spd8xx.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * Ulrich Lutz, Speech Design GmbH, ulutz@datalab.de.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <mpc8xx.h>
  10. #include <commproc.h>
  11. /* ------------------------------------------------------------------------- */
  12. static long int dram_size (long int, long int *, long int);
  13. /* ------------------------------------------------------------------------- */
  14. #define _NOT_USED_ 0xFFFFFFFF
  15. const uint sharc_table[] = {
  16. /*
  17. * Single Read. (Offset 0 in UPM RAM)
  18. */
  19. 0x0FF3FC04, 0x0FF3EC00, 0x7FFFEC04, 0xFFFFEC04,
  20. 0xFFFFEC05, /* last */
  21. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  22. /*
  23. * Burst Read. (Offset 8 in UPM RAM)
  24. */
  25. /* last */
  26. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  27. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  28. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  29. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  30. /*
  31. * Single Write. (Offset 18 in UPM RAM)
  32. */
  33. 0x0FAFFC04, 0x0FAFEC00, 0x7FFFEC04, 0xFFFFEC04,
  34. 0xFFFFEC05, /* last */
  35. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  36. /*
  37. * Burst Write. (Offset 20 in UPM RAM)
  38. */
  39. /* last */
  40. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  41. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  42. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  43. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  44. /*
  45. * Refresh (Offset 30 in UPM RAM)
  46. */
  47. /* last */
  48. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  49. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  50. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  51. /*
  52. * Exception. (Offset 3c in UPM RAM)
  53. */
  54. 0x7FFFFC07, /* last */
  55. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  56. };
  57. const uint sdram_table[] = {
  58. /*
  59. * Single Read. (Offset 0 in UPM RAM)
  60. */
  61. 0x1F07FC04, 0xEEAEFC04, 0x11ADFC04, 0xEFBBBC00,
  62. 0x1FF77C47, /* last */
  63. /*
  64. * SDRAM Initialization (offset 5 in UPM RAM)
  65. *
  66. * This is no UPM entry point. The following definition uses
  67. * the remaining space to establish an initialization
  68. * sequence, which is executed by a RUN command.
  69. *
  70. */
  71. 0x1FF77C35, 0xEFEABC34, 0x1FB57C35, /* last */
  72. /*
  73. * Burst Read. (Offset 8 in UPM RAM)
  74. */
  75. 0x1F07FC04, 0xEEAEFC04, 0x10ADFC04, 0xF0AFFC00,
  76. 0xF0AFFC00, 0xF1AFFC00, 0xEFBBBC00, 0x1FF77C47, /* last */
  77. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  78. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  79. /*
  80. * Single Write. (Offset 18 in UPM RAM)
  81. */
  82. 0x1F27FC04, 0xEEAEBC00, 0x01B93C04, 0x1FF77C47, /* last */
  83. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  84. /*
  85. * Burst Write. (Offset 20 in UPM RAM)
  86. */
  87. 0x1F07FC04, 0xEEAEBC00, 0x10AD7C00, 0xF0AFFC00,
  88. 0xF0AFFC00, 0xE1BBBC04, 0x1FF77C47, /* last */
  89. _NOT_USED_,
  90. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  91. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  92. /*
  93. * Refresh (Offset 30 in UPM RAM)
  94. */
  95. 0x1FF5FC84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
  96. 0xFFFFFC84, 0xFFFFFC07, /* last */
  97. _NOT_USED_, _NOT_USED_,
  98. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  99. /*
  100. * Exception. (Offset 3c in UPM RAM)
  101. */
  102. 0x7FFFFC07, /* last */
  103. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  104. };
  105. /* ------------------------------------------------------------------------- */
  106. /*
  107. * Check Board Identity:
  108. *
  109. */
  110. int checkboard (void)
  111. {
  112. puts ("Board: SPD823TS\n");
  113. return (0);
  114. }
  115. /* ------------------------------------------------------------------------- */
  116. phys_size_t initdram (int board_type)
  117. {
  118. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  119. volatile memctl8xx_t *memctl = &immap->im_memctl;
  120. long int size_b0;
  121. #if 0
  122. /*
  123. * Map controller bank 2 to the SRAM bank at preliminary address.
  124. */
  125. memctl->memc_or2 = CONFIG_SYS_OR2;
  126. memctl->memc_br2 = CONFIG_SYS_BR2;
  127. #endif
  128. /*
  129. * Map controller bank 4 to the PER8 bank.
  130. */
  131. memctl->memc_or4 = CONFIG_SYS_OR4;
  132. memctl->memc_br4 = CONFIG_SYS_BR4;
  133. #if 0
  134. /* Configure SHARC at UMA */
  135. upmconfig (UPMA, (uint *) sharc_table,
  136. sizeof (sharc_table) / sizeof (uint));
  137. /* Map controller bank 5 to the SHARC */
  138. memctl->memc_or5 = CONFIG_SYS_OR5;
  139. memctl->memc_br5 = CONFIG_SYS_BR5;
  140. #endif
  141. memctl->memc_mamr = 0x00001000;
  142. /* Configure SDRAM at UMB */
  143. upmconfig (UPMB, (uint *) sdram_table,
  144. sizeof (sdram_table) / sizeof (uint));
  145. memctl->memc_mptpr = CONFIG_SYS_MPTPR_1BK_8K;
  146. memctl->memc_mar = 0x00000088;
  147. /*
  148. * Map controller bank 3 to the SDRAM bank at preliminary address.
  149. */
  150. memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
  151. memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
  152. memctl->memc_mbmr = CONFIG_SYS_MBMR_8COL; /* refresh not enabled yet */
  153. udelay (200);
  154. memctl->memc_mcr = 0x80806105;
  155. udelay (1);
  156. memctl->memc_mcr = 0x80806130;
  157. udelay (1);
  158. memctl->memc_mcr = 0x80806130;
  159. udelay (1);
  160. memctl->memc_mcr = 0x80806106;
  161. memctl->memc_mbmr |= MBMR_PTBE; /* refresh enabled */
  162. /*
  163. * Check Bank 0 Memory Size for re-configuration
  164. */
  165. size_b0 =
  166. dram_size (CONFIG_SYS_MBMR_8COL, SDRAM_BASE3_PRELIM,
  167. SDRAM_MAX_SIZE);
  168. memctl->memc_mbmr = CONFIG_SYS_MBMR_8COL | MBMR_PTBE;
  169. return (size_b0);
  170. }
  171. /* ------------------------------------------------------------------------- */
  172. /*
  173. * Check memory range for valid RAM. A simple memory test determines
  174. * the actually available RAM size between addresses `base' and
  175. * `base + maxsize'. Some (not all) hardware errors are detected:
  176. * - short between address lines
  177. * - short between data lines
  178. */
  179. static long int dram_size (long int mamr_value, long int *base,
  180. long int maxsize)
  181. {
  182. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  183. volatile memctl8xx_t *memctl = &immap->im_memctl;
  184. memctl->memc_mbmr = mamr_value;
  185. return (get_ram_size (base, maxsize));
  186. }
  187. /* ------------------------------------------------------------------------- */
  188. void reset_phy (void)
  189. {
  190. immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
  191. ushort sreg;
  192. /* Configure extra port pins for NS DP83843 PHY */
  193. immr->im_ioport.iop_papar &= ~(PA_ENET_MDC | PA_ENET_MDIO);
  194. sreg = immr->im_ioport.iop_padir;
  195. sreg |= PA_ENET_MDC; /* Mgmt. Data Clock is Output */
  196. sreg &= ~(PA_ENET_MDIO); /* Mgmt. Data I/O is bidirect. => Input */
  197. immr->im_ioport.iop_padir = sreg;
  198. immr->im_ioport.iop_padat &= ~(PA_ENET_MDC); /* set MDC = 0 */
  199. /*
  200. * RESET in implemented by a positive pulse of at least 1 us
  201. * at the reset pin.
  202. *
  203. * Configure RESET pins for NS DP83843 PHY, and RESET chip.
  204. *
  205. * Note: The RESET pin is high active, but there is an
  206. * inverter on the SPD823TS board...
  207. */
  208. immr->im_ioport.iop_pcpar &= ~(PC_ENET_RESET);
  209. immr->im_ioport.iop_pcdir |= PC_ENET_RESET;
  210. /* assert RESET signal of PHY */
  211. immr->im_ioport.iop_pcdat &= ~(PC_ENET_RESET);
  212. udelay (10);
  213. /* de-assert RESET signal of PHY */
  214. immr->im_ioport.iop_pcdat |= PC_ENET_RESET;
  215. udelay (10);
  216. }
  217. /* ------------------------------------------------------------------------- */
  218. void ide_set_reset (int on)
  219. {
  220. volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
  221. /*
  222. * Configure PC for IDE Reset Pin
  223. */
  224. if (on) { /* assert RESET */
  225. immr->im_ioport.iop_pcdat &= ~(CONFIG_SYS_PC_IDE_RESET);
  226. } else { /* release RESET */
  227. immr->im_ioport.iop_pcdat |= CONFIG_SYS_PC_IDE_RESET;
  228. }
  229. /* program port pin as GPIO output */
  230. immr->im_ioport.iop_pcpar &= ~(CONFIG_SYS_PC_IDE_RESET);
  231. immr->im_ioport.iop_pcso &= ~(CONFIG_SYS_PC_IDE_RESET);
  232. immr->im_ioport.iop_pcdir |= CONFIG_SYS_PC_IDE_RESET;
  233. }
  234. /* ------------------------------------------------------------------------- */