omap_hsmmc.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <mmc.h>
  28. #include <part.h>
  29. #include <i2c.h>
  30. #include <twl4030.h>
  31. #include <twl6030.h>
  32. #include <palmas.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/mmc_host_def.h>
  35. #if !defined(CONFIG_SOC_KEYSTONE)
  36. #include <asm/gpio.h>
  37. #include <asm/arch/sys_proto.h>
  38. #endif
  39. #ifdef CONFIG_MMC_OMAP36XX_PINS
  40. #include <asm/arch/mux.h>
  41. #endif
  42. #include <dm.h>
  43. DECLARE_GLOBAL_DATA_PTR;
  44. /* simplify defines to OMAP_HSMMC_USE_GPIO */
  45. #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
  46. (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
  47. #define OMAP_HSMMC_USE_GPIO
  48. #else
  49. #undef OMAP_HSMMC_USE_GPIO
  50. #endif
  51. /* common definitions for all OMAPs */
  52. #define SYSCTL_SRC (1 << 25)
  53. #define SYSCTL_SRD (1 << 26)
  54. struct omap2_mmc_platform_config {
  55. u32 reg_offset;
  56. };
  57. struct omap_hsmmc_data {
  58. struct hsmmc *base_addr;
  59. #ifndef CONFIG_DM_MMC
  60. struct mmc_config cfg;
  61. #endif
  62. #ifdef OMAP_HSMMC_USE_GPIO
  63. #ifdef CONFIG_DM_MMC
  64. struct gpio_desc cd_gpio; /* Change Detect GPIO */
  65. struct gpio_desc wp_gpio; /* Write Protect GPIO */
  66. bool cd_inverted;
  67. #else
  68. int cd_gpio;
  69. int wp_gpio;
  70. #endif
  71. #endif
  72. };
  73. /* If we fail after 1 second wait, something is really bad */
  74. #define MAX_RETRY_MS 1000
  75. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  76. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  77. unsigned int siz);
  78. static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc)
  79. {
  80. #ifdef CONFIG_DM_MMC
  81. return dev_get_priv(mmc->dev);
  82. #else
  83. return (struct omap_hsmmc_data *)mmc->priv;
  84. #endif
  85. }
  86. static inline struct mmc_config *omap_hsmmc_get_cfg(struct mmc *mmc)
  87. {
  88. #ifdef CONFIG_DM_MMC
  89. struct omap_hsmmc_plat *plat = dev_get_platdata(mmc->dev);
  90. return &plat->cfg;
  91. #else
  92. return &((struct omap_hsmmc_data *)mmc->priv)->cfg;
  93. #endif
  94. }
  95. #if defined(OMAP_HSMMC_USE_GPIO) && !defined(CONFIG_DM_MMC)
  96. static int omap_mmc_setup_gpio_in(int gpio, const char *label)
  97. {
  98. int ret;
  99. #ifndef CONFIG_DM_GPIO
  100. if (!gpio_is_valid(gpio))
  101. return -1;
  102. #endif
  103. ret = gpio_request(gpio, label);
  104. if (ret)
  105. return ret;
  106. ret = gpio_direction_input(gpio);
  107. if (ret)
  108. return ret;
  109. return gpio;
  110. }
  111. #endif
  112. static unsigned char mmc_board_init(struct mmc *mmc)
  113. {
  114. #if defined(CONFIG_OMAP34XX)
  115. struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
  116. t2_t *t2_base = (t2_t *)T2_BASE;
  117. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  118. u32 pbias_lite;
  119. #ifdef CONFIG_MMC_OMAP36XX_PINS
  120. u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL);
  121. #endif
  122. pbias_lite = readl(&t2_base->pbias_lite);
  123. pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
  124. #ifdef CONFIG_TARGET_OMAP3_CAIRO
  125. /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
  126. pbias_lite &= ~PBIASLITEVMODE0;
  127. #endif
  128. #ifdef CONFIG_MMC_OMAP36XX_PINS
  129. if (get_cpu_family() == CPU_OMAP36XX) {
  130. /* Disable extended drain IO before changing PBIAS */
  131. wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ;
  132. writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL);
  133. }
  134. #endif
  135. writel(pbias_lite, &t2_base->pbias_lite);
  136. writel(pbias_lite | PBIASLITEPWRDNZ1 |
  137. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  138. &t2_base->pbias_lite);
  139. #ifdef CONFIG_MMC_OMAP36XX_PINS
  140. if (get_cpu_family() == CPU_OMAP36XX)
  141. /* Enable extended drain IO after changing PBIAS */
  142. writel(wkup_ctrl |
  143. OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
  144. OMAP34XX_CTRL_WKUP_CTRL);
  145. #endif
  146. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  147. &t2_base->devconf0);
  148. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  149. &t2_base->devconf1);
  150. /* Change from default of 52MHz to 26MHz if necessary */
  151. if (!(cfg->host_caps & MMC_MODE_HS_52MHz))
  152. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  153. &t2_base->ctl_prog_io1);
  154. writel(readl(&prcm_base->fclken1_core) |
  155. EN_MMC1 | EN_MMC2 | EN_MMC3,
  156. &prcm_base->fclken1_core);
  157. writel(readl(&prcm_base->iclken1_core) |
  158. EN_MMC1 | EN_MMC2 | EN_MMC3,
  159. &prcm_base->iclken1_core);
  160. #endif
  161. #if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
  162. /* PBIAS config needed for MMC1 only */
  163. if (mmc_get_blk_desc(mmc)->devnum == 0)
  164. vmmc_pbias_config(LDO_VOLT_3V0);
  165. #endif
  166. return 0;
  167. }
  168. void mmc_init_stream(struct hsmmc *mmc_base)
  169. {
  170. ulong start;
  171. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  172. writel(MMC_CMD0, &mmc_base->cmd);
  173. start = get_timer(0);
  174. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  175. if (get_timer(0) - start > MAX_RETRY_MS) {
  176. printf("%s: timedout waiting for cc!\n", __func__);
  177. return;
  178. }
  179. }
  180. writel(CC_MASK, &mmc_base->stat)
  181. ;
  182. writel(MMC_CMD0, &mmc_base->cmd)
  183. ;
  184. start = get_timer(0);
  185. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  186. if (get_timer(0) - start > MAX_RETRY_MS) {
  187. printf("%s: timedout waiting for cc2!\n", __func__);
  188. return;
  189. }
  190. }
  191. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  192. }
  193. static int omap_hsmmc_init_setup(struct mmc *mmc)
  194. {
  195. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  196. struct hsmmc *mmc_base;
  197. unsigned int reg_val;
  198. unsigned int dsor;
  199. ulong start;
  200. mmc_base = priv->base_addr;
  201. mmc_board_init(mmc);
  202. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  203. &mmc_base->sysconfig);
  204. start = get_timer(0);
  205. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  206. if (get_timer(0) - start > MAX_RETRY_MS) {
  207. printf("%s: timedout waiting for cc2!\n", __func__);
  208. return -ETIMEDOUT;
  209. }
  210. }
  211. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  212. start = get_timer(0);
  213. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  214. if (get_timer(0) - start > MAX_RETRY_MS) {
  215. printf("%s: timedout waiting for softresetall!\n",
  216. __func__);
  217. return -ETIMEDOUT;
  218. }
  219. }
  220. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  221. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  222. &mmc_base->capa);
  223. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  224. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  225. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  226. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  227. dsor = 240;
  228. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  229. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  230. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  231. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  232. start = get_timer(0);
  233. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  234. if (get_timer(0) - start > MAX_RETRY_MS) {
  235. printf("%s: timedout waiting for ics!\n", __func__);
  236. return -ETIMEDOUT;
  237. }
  238. }
  239. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  240. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  241. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  242. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  243. &mmc_base->ie);
  244. mmc_init_stream(mmc_base);
  245. return 0;
  246. }
  247. /*
  248. * MMC controller internal finite state machine reset
  249. *
  250. * Used to reset command or data internal state machines, using respectively
  251. * SRC or SRD bit of SYSCTL register
  252. */
  253. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
  254. {
  255. ulong start;
  256. mmc_reg_out(&mmc_base->sysctl, bit, bit);
  257. /*
  258. * CMD(DAT) lines reset procedures are slightly different
  259. * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
  260. * According to OMAP3 TRM:
  261. * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
  262. * returns to 0x0.
  263. * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
  264. * procedure steps must be as follows:
  265. * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
  266. * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
  267. * 2. Poll the SRC(SRD) bit until it is set to 0x1.
  268. * 3. Wait until the SRC (SRD) bit returns to 0x0
  269. * (reset procedure is completed).
  270. */
  271. #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  272. defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
  273. if (!(readl(&mmc_base->sysctl) & bit)) {
  274. start = get_timer(0);
  275. while (!(readl(&mmc_base->sysctl) & bit)) {
  276. if (get_timer(0) - start > MAX_RETRY_MS)
  277. return;
  278. }
  279. }
  280. #endif
  281. start = get_timer(0);
  282. while ((readl(&mmc_base->sysctl) & bit) != 0) {
  283. if (get_timer(0) - start > MAX_RETRY_MS) {
  284. printf("%s: timedout waiting for sysctl %x to clear\n",
  285. __func__, bit);
  286. return;
  287. }
  288. }
  289. }
  290. #ifndef CONFIG_DM_MMC
  291. static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  292. struct mmc_data *data)
  293. {
  294. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  295. #else
  296. static int omap_hsmmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
  297. struct mmc_data *data)
  298. {
  299. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  300. #endif
  301. struct hsmmc *mmc_base;
  302. unsigned int flags, mmc_stat;
  303. ulong start;
  304. mmc_base = priv->base_addr;
  305. start = get_timer(0);
  306. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  307. if (get_timer(0) - start > MAX_RETRY_MS) {
  308. printf("%s: timedout waiting on cmd inhibit to clear\n",
  309. __func__);
  310. return -ETIMEDOUT;
  311. }
  312. }
  313. writel(0xFFFFFFFF, &mmc_base->stat);
  314. start = get_timer(0);
  315. while (readl(&mmc_base->stat)) {
  316. if (get_timer(0) - start > MAX_RETRY_MS) {
  317. printf("%s: timedout waiting for STAT (%x) to clear\n",
  318. __func__, readl(&mmc_base->stat));
  319. return -ETIMEDOUT;
  320. }
  321. }
  322. /*
  323. * CMDREG
  324. * CMDIDX[13:8] : Command index
  325. * DATAPRNT[5] : Data Present Select
  326. * ENCMDIDX[4] : Command Index Check Enable
  327. * ENCMDCRC[3] : Command CRC Check Enable
  328. * RSPTYP[1:0]
  329. * 00 = No Response
  330. * 01 = Length 136
  331. * 10 = Length 48
  332. * 11 = Length 48 Check busy after response
  333. */
  334. /* Delay added before checking the status of frq change
  335. * retry not supported by mmc.c(core file)
  336. */
  337. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  338. udelay(50000); /* wait 50 ms */
  339. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  340. flags = 0;
  341. else if (cmd->resp_type & MMC_RSP_136)
  342. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  343. else if (cmd->resp_type & MMC_RSP_BUSY)
  344. flags = RSP_TYPE_LGHT48B;
  345. else
  346. flags = RSP_TYPE_LGHT48;
  347. /* enable default flags */
  348. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  349. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  350. if (cmd->resp_type & MMC_RSP_CRC)
  351. flags |= CCCE_CHECK;
  352. if (cmd->resp_type & MMC_RSP_OPCODE)
  353. flags |= CICE_CHECK;
  354. if (data) {
  355. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  356. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  357. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  358. data->blocksize = 512;
  359. writel(data->blocksize | (data->blocks << 16),
  360. &mmc_base->blk);
  361. } else
  362. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  363. if (data->flags & MMC_DATA_READ)
  364. flags |= (DP_DATA | DDIR_READ);
  365. else
  366. flags |= (DP_DATA | DDIR_WRITE);
  367. }
  368. writel(cmd->cmdarg, &mmc_base->arg);
  369. udelay(20); /* To fix "No status update" error on eMMC */
  370. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  371. start = get_timer(0);
  372. do {
  373. mmc_stat = readl(&mmc_base->stat);
  374. if (get_timer(0) - start > MAX_RETRY_MS) {
  375. printf("%s : timeout: No status update\n", __func__);
  376. return -ETIMEDOUT;
  377. }
  378. } while (!mmc_stat);
  379. if ((mmc_stat & IE_CTO) != 0) {
  380. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  381. return -ETIMEDOUT;
  382. } else if ((mmc_stat & ERRI_MASK) != 0)
  383. return -1;
  384. if (mmc_stat & CC_MASK) {
  385. writel(CC_MASK, &mmc_base->stat);
  386. if (cmd->resp_type & MMC_RSP_PRESENT) {
  387. if (cmd->resp_type & MMC_RSP_136) {
  388. /* response type 2 */
  389. cmd->response[3] = readl(&mmc_base->rsp10);
  390. cmd->response[2] = readl(&mmc_base->rsp32);
  391. cmd->response[1] = readl(&mmc_base->rsp54);
  392. cmd->response[0] = readl(&mmc_base->rsp76);
  393. } else
  394. /* response types 1, 1b, 3, 4, 5, 6 */
  395. cmd->response[0] = readl(&mmc_base->rsp10);
  396. }
  397. }
  398. if (data && (data->flags & MMC_DATA_READ)) {
  399. mmc_read_data(mmc_base, data->dest,
  400. data->blocksize * data->blocks);
  401. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  402. mmc_write_data(mmc_base, data->src,
  403. data->blocksize * data->blocks);
  404. }
  405. return 0;
  406. }
  407. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  408. {
  409. unsigned int *output_buf = (unsigned int *)buf;
  410. unsigned int mmc_stat;
  411. unsigned int count;
  412. /*
  413. * Start Polled Read
  414. */
  415. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  416. count /= 4;
  417. while (size) {
  418. ulong start = get_timer(0);
  419. do {
  420. mmc_stat = readl(&mmc_base->stat);
  421. if (get_timer(0) - start > MAX_RETRY_MS) {
  422. printf("%s: timedout waiting for status!\n",
  423. __func__);
  424. return -ETIMEDOUT;
  425. }
  426. } while (mmc_stat == 0);
  427. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  428. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  429. if ((mmc_stat & ERRI_MASK) != 0)
  430. return 1;
  431. if (mmc_stat & BRR_MASK) {
  432. unsigned int k;
  433. writel(readl(&mmc_base->stat) | BRR_MASK,
  434. &mmc_base->stat);
  435. for (k = 0; k < count; k++) {
  436. *output_buf = readl(&mmc_base->data);
  437. output_buf++;
  438. }
  439. size -= (count*4);
  440. }
  441. if (mmc_stat & BWR_MASK)
  442. writel(readl(&mmc_base->stat) | BWR_MASK,
  443. &mmc_base->stat);
  444. if (mmc_stat & TC_MASK) {
  445. writel(readl(&mmc_base->stat) | TC_MASK,
  446. &mmc_base->stat);
  447. break;
  448. }
  449. }
  450. return 0;
  451. }
  452. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  453. unsigned int size)
  454. {
  455. unsigned int *input_buf = (unsigned int *)buf;
  456. unsigned int mmc_stat;
  457. unsigned int count;
  458. /*
  459. * Start Polled Write
  460. */
  461. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  462. count /= 4;
  463. while (size) {
  464. ulong start = get_timer(0);
  465. do {
  466. mmc_stat = readl(&mmc_base->stat);
  467. if (get_timer(0) - start > MAX_RETRY_MS) {
  468. printf("%s: timedout waiting for status!\n",
  469. __func__);
  470. return -ETIMEDOUT;
  471. }
  472. } while (mmc_stat == 0);
  473. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  474. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  475. if ((mmc_stat & ERRI_MASK) != 0)
  476. return 1;
  477. if (mmc_stat & BWR_MASK) {
  478. unsigned int k;
  479. writel(readl(&mmc_base->stat) | BWR_MASK,
  480. &mmc_base->stat);
  481. for (k = 0; k < count; k++) {
  482. writel(*input_buf, &mmc_base->data);
  483. input_buf++;
  484. }
  485. size -= (count*4);
  486. }
  487. if (mmc_stat & BRR_MASK)
  488. writel(readl(&mmc_base->stat) | BRR_MASK,
  489. &mmc_base->stat);
  490. if (mmc_stat & TC_MASK) {
  491. writel(readl(&mmc_base->stat) | TC_MASK,
  492. &mmc_base->stat);
  493. break;
  494. }
  495. }
  496. return 0;
  497. }
  498. #ifndef CONFIG_DM_MMC
  499. static int omap_hsmmc_set_ios(struct mmc *mmc)
  500. {
  501. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  502. #else
  503. static int omap_hsmmc_set_ios(struct udevice *dev)
  504. {
  505. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  506. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  507. struct mmc *mmc = upriv->mmc;
  508. #endif
  509. struct hsmmc *mmc_base;
  510. unsigned int dsor = 0;
  511. ulong start;
  512. mmc_base = priv->base_addr;
  513. /* configue bus width */
  514. switch (mmc->bus_width) {
  515. case 8:
  516. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  517. &mmc_base->con);
  518. break;
  519. case 4:
  520. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  521. &mmc_base->con);
  522. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  523. &mmc_base->hctl);
  524. break;
  525. case 1:
  526. default:
  527. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  528. &mmc_base->con);
  529. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  530. &mmc_base->hctl);
  531. break;
  532. }
  533. /* configure clock with 96Mhz system clock.
  534. */
  535. if (mmc->clock != 0) {
  536. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  537. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  538. dsor++;
  539. }
  540. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  541. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  542. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  543. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  544. start = get_timer(0);
  545. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  546. if (get_timer(0) - start > MAX_RETRY_MS) {
  547. printf("%s: timedout waiting for ics!\n", __func__);
  548. return -ETIMEDOUT;
  549. }
  550. }
  551. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  552. return 0;
  553. }
  554. #ifdef OMAP_HSMMC_USE_GPIO
  555. #ifdef CONFIG_DM_MMC
  556. static int omap_hsmmc_getcd(struct udevice *dev)
  557. {
  558. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  559. int value;
  560. value = dm_gpio_get_value(&priv->cd_gpio);
  561. /* if no CD return as 1 */
  562. if (value < 0)
  563. return 1;
  564. if (priv->cd_inverted)
  565. return !value;
  566. return value;
  567. }
  568. static int omap_hsmmc_getwp(struct udevice *dev)
  569. {
  570. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  571. int value;
  572. value = dm_gpio_get_value(&priv->wp_gpio);
  573. /* if no WP return as 0 */
  574. if (value < 0)
  575. return 0;
  576. return value;
  577. }
  578. #else
  579. static int omap_hsmmc_getcd(struct mmc *mmc)
  580. {
  581. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  582. int cd_gpio;
  583. /* if no CD return as 1 */
  584. cd_gpio = priv->cd_gpio;
  585. if (cd_gpio < 0)
  586. return 1;
  587. /* NOTE: assumes card detect signal is active-low */
  588. return !gpio_get_value(cd_gpio);
  589. }
  590. static int omap_hsmmc_getwp(struct mmc *mmc)
  591. {
  592. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  593. int wp_gpio;
  594. /* if no WP return as 0 */
  595. wp_gpio = priv->wp_gpio;
  596. if (wp_gpio < 0)
  597. return 0;
  598. /* NOTE: assumes write protect signal is active-high */
  599. return gpio_get_value(wp_gpio);
  600. }
  601. #endif
  602. #endif
  603. #ifdef CONFIG_DM_MMC
  604. static const struct dm_mmc_ops omap_hsmmc_ops = {
  605. .send_cmd = omap_hsmmc_send_cmd,
  606. .set_ios = omap_hsmmc_set_ios,
  607. #ifdef OMAP_HSMMC_USE_GPIO
  608. .get_cd = omap_hsmmc_getcd,
  609. .get_wp = omap_hsmmc_getwp,
  610. #endif
  611. };
  612. #else
  613. static const struct mmc_ops omap_hsmmc_ops = {
  614. .send_cmd = omap_hsmmc_send_cmd,
  615. .set_ios = omap_hsmmc_set_ios,
  616. .init = omap_hsmmc_init_setup,
  617. #ifdef OMAP_HSMMC_USE_GPIO
  618. .getcd = omap_hsmmc_getcd,
  619. .getwp = omap_hsmmc_getwp,
  620. #endif
  621. };
  622. #endif
  623. #ifndef CONFIG_DM_MMC
  624. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
  625. int wp_gpio)
  626. {
  627. struct mmc *mmc;
  628. struct omap_hsmmc_data *priv;
  629. struct mmc_config *cfg;
  630. uint host_caps_val;
  631. priv = malloc(sizeof(*priv));
  632. if (priv == NULL)
  633. return -1;
  634. host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
  635. switch (dev_index) {
  636. case 0:
  637. priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  638. break;
  639. #ifdef OMAP_HSMMC2_BASE
  640. case 1:
  641. priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
  642. #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  643. defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
  644. defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
  645. defined(CONFIG_HSMMC2_8BIT)
  646. /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
  647. host_caps_val |= MMC_MODE_8BIT;
  648. #endif
  649. break;
  650. #endif
  651. #ifdef OMAP_HSMMC3_BASE
  652. case 2:
  653. priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
  654. #if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
  655. /* Enable 8-bit interface for eMMC on DRA7XX */
  656. host_caps_val |= MMC_MODE_8BIT;
  657. #endif
  658. break;
  659. #endif
  660. default:
  661. priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  662. return 1;
  663. }
  664. #ifdef OMAP_HSMMC_USE_GPIO
  665. /* on error gpio values are set to -1, which is what we want */
  666. priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
  667. priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
  668. #endif
  669. cfg = &priv->cfg;
  670. cfg->name = "OMAP SD/MMC";
  671. cfg->ops = &omap_hsmmc_ops;
  672. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  673. cfg->host_caps = host_caps_val & ~host_caps_mask;
  674. cfg->f_min = 400000;
  675. if (f_max != 0)
  676. cfg->f_max = f_max;
  677. else {
  678. if (cfg->host_caps & MMC_MODE_HS) {
  679. if (cfg->host_caps & MMC_MODE_HS_52MHz)
  680. cfg->f_max = 52000000;
  681. else
  682. cfg->f_max = 26000000;
  683. } else
  684. cfg->f_max = 20000000;
  685. }
  686. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  687. #if defined(CONFIG_OMAP34XX)
  688. /*
  689. * Silicon revs 2.1 and older do not support multiblock transfers.
  690. */
  691. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  692. cfg->b_max = 1;
  693. #endif
  694. mmc = mmc_create(cfg, priv);
  695. if (mmc == NULL)
  696. return -1;
  697. return 0;
  698. }
  699. #else
  700. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  701. static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
  702. {
  703. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  704. struct mmc_config *cfg = &plat->cfg;
  705. struct omap2_mmc_platform_config *data =
  706. (struct omap2_mmc_platform_config *)dev_get_driver_data(dev);
  707. const void *fdt = gd->fdt_blob;
  708. int node = dev_of_offset(dev);
  709. int val;
  710. plat->base_addr = map_physmem(devfdt_get_addr(dev),
  711. sizeof(struct hsmmc *),
  712. MAP_NOCACHE) + data->reg_offset;
  713. cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
  714. val = fdtdec_get_int(fdt, node, "bus-width", -1);
  715. if (val < 0) {
  716. printf("error: bus-width property missing\n");
  717. return -ENOENT;
  718. }
  719. switch (val) {
  720. case 0x8:
  721. cfg->host_caps |= MMC_MODE_8BIT;
  722. case 0x4:
  723. cfg->host_caps |= MMC_MODE_4BIT;
  724. break;
  725. default:
  726. printf("error: invalid bus-width property\n");
  727. return -ENOENT;
  728. }
  729. cfg->f_min = 400000;
  730. cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000);
  731. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  732. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  733. #ifdef OMAP_HSMMC_USE_GPIO
  734. plat->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
  735. #endif
  736. return 0;
  737. }
  738. #endif
  739. #ifdef CONFIG_BLK
  740. static int omap_hsmmc_bind(struct udevice *dev)
  741. {
  742. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  743. return mmc_bind(dev, &plat->mmc, &plat->cfg);
  744. }
  745. #endif
  746. static int omap_hsmmc_probe(struct udevice *dev)
  747. {
  748. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  749. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  750. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  751. struct mmc_config *cfg = &plat->cfg;
  752. struct mmc *mmc;
  753. cfg->name = "OMAP SD/MMC";
  754. priv->base_addr = plat->base_addr;
  755. #ifdef OMAP_HSMMC_USE_GPIO
  756. priv->cd_inverted = plat->cd_inverted;
  757. #endif
  758. #ifdef CONFIG_BLK
  759. mmc = &plat->mmc;
  760. #else
  761. mmc = mmc_create(cfg, priv);
  762. if (mmc == NULL)
  763. return -1;
  764. #endif
  765. #if defined(OMAP_HSMMC_USE_GPIO) && CONFIG_IS_ENABLED(OF_CONTROL)
  766. gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
  767. gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
  768. #endif
  769. mmc->dev = dev;
  770. upriv->mmc = mmc;
  771. return omap_hsmmc_init_setup(mmc);
  772. }
  773. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  774. static const struct omap2_mmc_platform_config omap3_mmc_pdata = {
  775. .reg_offset = 0,
  776. };
  777. static const struct omap2_mmc_platform_config am33xx_mmc_pdata = {
  778. .reg_offset = 0x100,
  779. };
  780. static const struct omap2_mmc_platform_config omap4_mmc_pdata = {
  781. .reg_offset = 0x100,
  782. };
  783. static const struct udevice_id omap_hsmmc_ids[] = {
  784. {
  785. .compatible = "ti,omap3-hsmmc",
  786. .data = (ulong)&omap3_mmc_pdata
  787. },
  788. {
  789. .compatible = "ti,omap4-hsmmc",
  790. .data = (ulong)&omap4_mmc_pdata
  791. },
  792. {
  793. .compatible = "ti,am33xx-hsmmc",
  794. .data = (ulong)&am33xx_mmc_pdata
  795. },
  796. { }
  797. };
  798. #endif
  799. U_BOOT_DRIVER(omap_hsmmc) = {
  800. .name = "omap_hsmmc",
  801. .id = UCLASS_MMC,
  802. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  803. .of_match = omap_hsmmc_ids,
  804. .ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
  805. .platdata_auto_alloc_size = sizeof(struct omap_hsmmc_plat),
  806. #endif
  807. #ifdef CONFIG_BLK
  808. .bind = omap_hsmmc_bind,
  809. #endif
  810. .ops = &omap_hsmmc_ops,
  811. .probe = omap_hsmmc_probe,
  812. .priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
  813. .flags = DM_FLAG_PRE_RELOC,
  814. };
  815. #endif