stm32f7_gpio.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * (C) Copyright 2017
  3. * Vikas Manocha, <vikas.manocha@st.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <clk.h>
  9. #include <dm.h>
  10. #include <fdtdec.h>
  11. #include <asm/arch/gpio.h>
  12. #include <asm/arch/stm32.h>
  13. #include <asm/gpio.h>
  14. #include <asm/io.h>
  15. #include <linux/errno.h>
  16. #include <linux/io.h>
  17. #define MAX_SIZE_BANK_NAME 5
  18. #define STM32_GPIOS_PER_BANK 16
  19. #define MODE_BITS(gpio_pin) (gpio_pin * 2)
  20. #define MODE_BITS_MASK 3
  21. #define IN_OUT_BIT_INDEX(gpio_pin) (1UL << (gpio_pin))
  22. DECLARE_GLOBAL_DATA_PTR;
  23. static int stm32_gpio_direction_input(struct udevice *dev, unsigned offset)
  24. {
  25. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  26. struct stm32_gpio_regs *regs = priv->regs;
  27. int bits_index = MODE_BITS(offset);
  28. int mask = MODE_BITS_MASK << bits_index;
  29. clrsetbits_le32(&regs->moder, mask, STM32_GPIO_MODE_IN << bits_index);
  30. return 0;
  31. }
  32. static int stm32_gpio_direction_output(struct udevice *dev, unsigned offset,
  33. int value)
  34. {
  35. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  36. struct stm32_gpio_regs *regs = priv->regs;
  37. int bits_index = MODE_BITS(offset);
  38. int mask = MODE_BITS_MASK << bits_index;
  39. clrsetbits_le32(&regs->moder, mask, STM32_GPIO_MODE_OUT << bits_index);
  40. mask = IN_OUT_BIT_INDEX(offset);
  41. clrsetbits_le32(&regs->odr, mask, value ? mask : 0);
  42. return 0;
  43. }
  44. static int stm32_gpio_get_value(struct udevice *dev, unsigned offset)
  45. {
  46. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  47. struct stm32_gpio_regs *regs = priv->regs;
  48. return readl(&regs->idr) & IN_OUT_BIT_INDEX(offset) ? 1 : 0;
  49. }
  50. static int stm32_gpio_set_value(struct udevice *dev, unsigned offset, int value)
  51. {
  52. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  53. struct stm32_gpio_regs *regs = priv->regs;
  54. int mask = IN_OUT_BIT_INDEX(offset);
  55. clrsetbits_le32(&regs->odr, mask, value ? mask : 0);
  56. return 0;
  57. }
  58. static const struct dm_gpio_ops gpio_stm32_ops = {
  59. .direction_input = stm32_gpio_direction_input,
  60. .direction_output = stm32_gpio_direction_output,
  61. .get_value = stm32_gpio_get_value,
  62. .set_value = stm32_gpio_set_value,
  63. };
  64. static int gpio_stm32_probe(struct udevice *dev)
  65. {
  66. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  67. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  68. fdt_addr_t addr;
  69. char *name;
  70. addr = devfdt_get_addr(dev);
  71. if (addr == FDT_ADDR_T_NONE)
  72. return -EINVAL;
  73. priv->regs = (struct stm32_gpio_regs *)addr;
  74. name = (char *)fdtdec_locate_byte_array(gd->fdt_blob,
  75. dev_of_offset(dev),
  76. "st,bank-name",
  77. MAX_SIZE_BANK_NAME);
  78. if (!name)
  79. return -EINVAL;
  80. uc_priv->bank_name = name;
  81. uc_priv->gpio_count = STM32_GPIOS_PER_BANK;
  82. debug("%s, addr = 0x%p, bank_name = %s\n", __func__, (u32 *)priv->regs,
  83. uc_priv->bank_name);
  84. #ifdef CONFIG_CLK
  85. struct clk clk;
  86. int ret;
  87. ret = clk_get_by_index(dev, 0, &clk);
  88. if (ret < 0)
  89. return ret;
  90. ret = clk_enable(&clk);
  91. if (ret) {
  92. dev_err(dev, "failed to enable clock\n");
  93. return ret;
  94. }
  95. debug("clock enabled for device %s\n", dev->name);
  96. #endif
  97. return 0;
  98. }
  99. static const struct udevice_id stm32_gpio_ids[] = {
  100. { .compatible = "st,stm32-gpio" },
  101. { }
  102. };
  103. U_BOOT_DRIVER(gpio_stm32) = {
  104. .name = "gpio_stm32",
  105. .id = UCLASS_GPIO,
  106. .of_match = stm32_gpio_ids,
  107. .probe = gpio_stm32_probe,
  108. .ops = &gpio_stm32_ops,
  109. .flags = DM_FLAG_PRE_RELOC | DM_UC_FLAG_SEQ_ALIAS,
  110. .priv_auto_alloc_size = sizeof(struct stm32_gpio_priv),
  111. };