clk_rk3288.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <clk-uclass.h>
  8. #include <dm.h>
  9. #include <dt-structs.h>
  10. #include <errno.h>
  11. #include <mapmem.h>
  12. #include <syscon.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/cru_rk3288.h>
  16. #include <asm/arch/grf_rk3288.h>
  17. #include <asm/arch/hardware.h>
  18. #include <dt-bindings/clock/rk3288-cru.h>
  19. #include <dm/device-internal.h>
  20. #include <dm/lists.h>
  21. #include <dm/uclass-internal.h>
  22. #include <linux/log2.h>
  23. DECLARE_GLOBAL_DATA_PTR;
  24. struct rk3288_clk_plat {
  25. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  26. struct dtd_rockchip_rk3288_cru dtd;
  27. #endif
  28. };
  29. struct pll_div {
  30. u32 nr;
  31. u32 nf;
  32. u32 no;
  33. };
  34. enum {
  35. VCO_MAX_HZ = 2200U * 1000000,
  36. VCO_MIN_HZ = 440 * 1000000,
  37. OUTPUT_MAX_HZ = 2200U * 1000000,
  38. OUTPUT_MIN_HZ = 27500000,
  39. FREF_MAX_HZ = 2200U * 1000000,
  40. FREF_MIN_HZ = 269 * 1000,
  41. };
  42. enum {
  43. /* PLL CON0 */
  44. PLL_OD_MASK = 0x0f,
  45. /* PLL CON1 */
  46. PLL_NF_MASK = 0x1fff,
  47. /* PLL CON2 */
  48. PLL_BWADJ_MASK = 0x0fff,
  49. /* PLL CON3 */
  50. PLL_RESET_SHIFT = 5,
  51. /* CLKSEL0 */
  52. CORE_SEL_PLL_MASK = 1,
  53. CORE_SEL_PLL_SHIFT = 15,
  54. A17_DIV_MASK = 0x1f,
  55. A17_DIV_SHIFT = 8,
  56. MP_DIV_MASK = 0xf,
  57. MP_DIV_SHIFT = 4,
  58. M0_DIV_MASK = 0xf,
  59. M0_DIV_SHIFT = 0,
  60. /* CLKSEL1: pd bus clk pll sel: codec or general */
  61. PD_BUS_SEL_PLL_MASK = 15,
  62. PD_BUS_SEL_CPLL = 0,
  63. PD_BUS_SEL_GPLL,
  64. /* pd bus pclk div: pclk = pd_bus_aclk /(div + 1) */
  65. PD_BUS_PCLK_DIV_SHIFT = 12,
  66. PD_BUS_PCLK_DIV_MASK = 7,
  67. /* pd bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
  68. PD_BUS_HCLK_DIV_SHIFT = 8,
  69. PD_BUS_HCLK_DIV_MASK = 3,
  70. /* pd bus aclk div: pd_bus_aclk = pd_bus_src_clk /(div0 * div1) */
  71. PD_BUS_ACLK_DIV0_SHIFT = 3,
  72. PD_BUS_ACLK_DIV0_MASK = 0x1f,
  73. PD_BUS_ACLK_DIV1_SHIFT = 0,
  74. PD_BUS_ACLK_DIV1_MASK = 0x7,
  75. /*
  76. * CLKSEL10
  77. * peripheral bus pclk div:
  78. * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
  79. */
  80. PERI_SEL_PLL_MASK = 1,
  81. PERI_SEL_PLL_SHIFT = 15,
  82. PERI_SEL_CPLL = 0,
  83. PERI_SEL_GPLL,
  84. PERI_PCLK_DIV_SHIFT = 12,
  85. PERI_PCLK_DIV_MASK = 3,
  86. /* peripheral bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
  87. PERI_HCLK_DIV_SHIFT = 8,
  88. PERI_HCLK_DIV_MASK = 3,
  89. /*
  90. * peripheral bus aclk div:
  91. * aclk_periph = periph_clk_src / (peri_aclk_div_con + 1)
  92. */
  93. PERI_ACLK_DIV_SHIFT = 0,
  94. PERI_ACLK_DIV_MASK = 0x1f,
  95. SOCSTS_DPLL_LOCK = 1 << 5,
  96. SOCSTS_APLL_LOCK = 1 << 6,
  97. SOCSTS_CPLL_LOCK = 1 << 7,
  98. SOCSTS_GPLL_LOCK = 1 << 8,
  99. SOCSTS_NPLL_LOCK = 1 << 9,
  100. };
  101. #define RATE_TO_DIV(input_rate, output_rate) \
  102. ((input_rate) / (output_rate) - 1);
  103. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  104. #define PLL_DIVISORS(hz, _nr, _no) {\
  105. .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
  106. _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
  107. (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
  108. "divisors on line " __stringify(__LINE__));
  109. /* Keep divisors as low as possible to reduce jitter and power usage */
  110. static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 1);
  111. #ifdef CONFIG_SPL_BUILD
  112. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
  113. static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
  114. #endif
  115. static int rkclk_set_pll(struct rk3288_cru *cru, enum rk_clk_id clk_id,
  116. const struct pll_div *div)
  117. {
  118. int pll_id = rk_pll_id(clk_id);
  119. struct rk3288_pll *pll = &cru->pll[pll_id];
  120. /* All PLLs have same VCO and output frequency range restrictions. */
  121. uint vco_hz = OSC_HZ / 1000 * div->nf / div->nr * 1000;
  122. uint output_hz = vco_hz / div->no;
  123. debug("PLL at %x: nf=%d, nr=%d, no=%d, vco=%u Hz, output=%u Hz\n",
  124. (uint)pll, div->nf, div->nr, div->no, vco_hz, output_hz);
  125. assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
  126. output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ &&
  127. (div->no == 1 || !(div->no % 2)));
  128. /* enter reset */
  129. rk_setreg(&pll->con3, 1 << PLL_RESET_SHIFT);
  130. rk_clrsetreg(&pll->con0,
  131. CLKR_MASK << CLKR_SHIFT | PLL_OD_MASK,
  132. ((div->nr - 1) << CLKR_SHIFT) | (div->no - 1));
  133. rk_clrsetreg(&pll->con1, CLKF_MASK, div->nf - 1);
  134. rk_clrsetreg(&pll->con2, PLL_BWADJ_MASK, (div->nf >> 1) - 1);
  135. udelay(10);
  136. /* return from reset */
  137. rk_clrreg(&pll->con3, 1 << PLL_RESET_SHIFT);
  138. return 0;
  139. }
  140. static int rkclk_configure_ddr(struct rk3288_cru *cru, struct rk3288_grf *grf,
  141. unsigned int hz)
  142. {
  143. static const struct pll_div dpll_cfg[] = {
  144. {.nf = 25, .nr = 2, .no = 1},
  145. {.nf = 400, .nr = 9, .no = 2},
  146. {.nf = 500, .nr = 9, .no = 2},
  147. {.nf = 100, .nr = 3, .no = 1},
  148. };
  149. int cfg;
  150. switch (hz) {
  151. case 300000000:
  152. cfg = 0;
  153. break;
  154. case 533000000: /* actually 533.3P MHz */
  155. cfg = 1;
  156. break;
  157. case 666000000: /* actually 666.6P MHz */
  158. cfg = 2;
  159. break;
  160. case 800000000:
  161. cfg = 3;
  162. break;
  163. default:
  164. debug("Unsupported SDRAM frequency");
  165. return -EINVAL;
  166. }
  167. /* pll enter slow-mode */
  168. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK << DPLL_MODE_SHIFT,
  169. DPLL_MODE_SLOW << DPLL_MODE_SHIFT);
  170. rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg]);
  171. /* wait for pll lock */
  172. while (!(readl(&grf->soc_status[1]) & SOCSTS_DPLL_LOCK))
  173. udelay(1);
  174. /* PLL enter normal-mode */
  175. rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK << DPLL_MODE_SHIFT,
  176. DPLL_MODE_NORMAL << DPLL_MODE_SHIFT);
  177. return 0;
  178. }
  179. #ifndef CONFIG_SPL_BUILD
  180. #define VCO_MAX_KHZ 2200000
  181. #define VCO_MIN_KHZ 440000
  182. #define FREF_MAX_KHZ 2200000
  183. #define FREF_MIN_KHZ 269
  184. static int pll_para_config(ulong freq_hz, struct pll_div *div, uint *ext_div)
  185. {
  186. uint ref_khz = OSC_HZ / 1000, nr, nf = 0;
  187. uint fref_khz;
  188. uint diff_khz, best_diff_khz;
  189. const uint max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
  190. uint vco_khz;
  191. uint no = 1;
  192. uint freq_khz = freq_hz / 1000;
  193. if (!freq_hz) {
  194. printf("%s: the frequency can not be 0 Hz\n", __func__);
  195. return -EINVAL;
  196. }
  197. no = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
  198. if (ext_div) {
  199. *ext_div = DIV_ROUND_UP(no, max_no);
  200. no = DIV_ROUND_UP(no, *ext_div);
  201. }
  202. /* only even divisors (and 1) are supported */
  203. if (no > 1)
  204. no = DIV_ROUND_UP(no, 2) * 2;
  205. vco_khz = freq_khz * no;
  206. if (ext_div)
  207. vco_khz *= *ext_div;
  208. if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
  209. printf("%s: Cannot find out a supported VCO for Frequency (%luHz).\n",
  210. __func__, freq_hz);
  211. return -1;
  212. }
  213. div->no = no;
  214. best_diff_khz = vco_khz;
  215. for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
  216. fref_khz = ref_khz / nr;
  217. if (fref_khz < FREF_MIN_KHZ)
  218. break;
  219. if (fref_khz > FREF_MAX_KHZ)
  220. continue;
  221. nf = vco_khz / fref_khz;
  222. if (nf >= max_nf)
  223. continue;
  224. diff_khz = vco_khz - nf * fref_khz;
  225. if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
  226. nf++;
  227. diff_khz = fref_khz - diff_khz;
  228. }
  229. if (diff_khz >= best_diff_khz)
  230. continue;
  231. best_diff_khz = diff_khz;
  232. div->nr = nr;
  233. div->nf = nf;
  234. }
  235. if (best_diff_khz > 4 * 1000) {
  236. printf("%s: Failed to match output frequency %lu, difference is %u Hz, exceed 4MHZ\n",
  237. __func__, freq_hz, best_diff_khz * 1000);
  238. return -EINVAL;
  239. }
  240. return 0;
  241. }
  242. static int rockchip_mac_set_clk(struct rk3288_cru *cru,
  243. int periph, uint freq)
  244. {
  245. /* Assuming mac_clk is fed by an external clock */
  246. rk_clrsetreg(&cru->cru_clksel_con[21],
  247. RMII_EXTCLK_MASK << RMII_EXTCLK_SHIFT,
  248. RMII_EXTCLK_SELECT_EXT_CLK << RMII_EXTCLK_SHIFT);
  249. return 0;
  250. }
  251. static int rockchip_vop_set_clk(struct rk3288_cru *cru, struct rk3288_grf *grf,
  252. int periph, unsigned int rate_hz)
  253. {
  254. struct pll_div npll_config = {0};
  255. u32 lcdc_div;
  256. int ret;
  257. ret = pll_para_config(rate_hz, &npll_config, &lcdc_div);
  258. if (ret)
  259. return ret;
  260. rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK << NPLL_MODE_SHIFT,
  261. NPLL_MODE_SLOW << NPLL_MODE_SHIFT);
  262. rkclk_set_pll(cru, CLK_NEW, &npll_config);
  263. /* waiting for pll lock */
  264. while (1) {
  265. if (readl(&grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
  266. break;
  267. udelay(1);
  268. }
  269. rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK << NPLL_MODE_SHIFT,
  270. NPLL_MODE_NORMAL << NPLL_MODE_SHIFT);
  271. /* vop dclk source clk: npll,dclk_div: 1 */
  272. switch (periph) {
  273. case DCLK_VOP0:
  274. rk_clrsetreg(&cru->cru_clksel_con[27], 0xff << 8 | 3 << 0,
  275. (lcdc_div - 1) << 8 | 2 << 0);
  276. break;
  277. case DCLK_VOP1:
  278. rk_clrsetreg(&cru->cru_clksel_con[29], 0xff << 8 | 3 << 6,
  279. (lcdc_div - 1) << 8 | 2 << 6);
  280. break;
  281. }
  282. return 0;
  283. }
  284. #endif
  285. #ifdef CONFIG_SPL_BUILD
  286. static void rkclk_init(struct rk3288_cru *cru, struct rk3288_grf *grf)
  287. {
  288. u32 aclk_div;
  289. u32 hclk_div;
  290. u32 pclk_div;
  291. /* pll enter slow-mode */
  292. rk_clrsetreg(&cru->cru_mode_con,
  293. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  294. CPLL_MODE_MASK << CPLL_MODE_SHIFT,
  295. GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
  296. CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
  297. /* init pll */
  298. rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
  299. rkclk_set_pll(cru, CLK_CODEC, &cpll_init_cfg);
  300. /* waiting for pll lock */
  301. while ((readl(&grf->soc_status[1]) &
  302. (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK)) !=
  303. (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
  304. udelay(1);
  305. /*
  306. * pd_bus clock pll source selection and
  307. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  308. */
  309. aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
  310. assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  311. hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
  312. assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
  313. PD_BUS_ACLK_HZ && (hclk_div < 0x4) && (hclk_div != 0x2));
  314. pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
  315. assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
  316. PD_BUS_ACLK_HZ && pclk_div < 0x7);
  317. rk_clrsetreg(&cru->cru_clksel_con[1],
  318. PD_BUS_PCLK_DIV_MASK << PD_BUS_PCLK_DIV_SHIFT |
  319. PD_BUS_HCLK_DIV_MASK << PD_BUS_HCLK_DIV_SHIFT |
  320. PD_BUS_ACLK_DIV0_MASK << PD_BUS_ACLK_DIV0_SHIFT |
  321. PD_BUS_ACLK_DIV1_MASK << PD_BUS_ACLK_DIV1_SHIFT,
  322. pclk_div << PD_BUS_PCLK_DIV_SHIFT |
  323. hclk_div << PD_BUS_HCLK_DIV_SHIFT |
  324. aclk_div << PD_BUS_ACLK_DIV0_SHIFT |
  325. 0 << 0);
  326. /*
  327. * peri clock pll source selection and
  328. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  329. */
  330. aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
  331. assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  332. hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
  333. assert((1 << hclk_div) * PERI_HCLK_HZ ==
  334. PERI_ACLK_HZ && (hclk_div < 0x4));
  335. pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
  336. assert((1 << pclk_div) * PERI_PCLK_HZ ==
  337. PERI_ACLK_HZ && (pclk_div < 0x4));
  338. rk_clrsetreg(&cru->cru_clksel_con[10],
  339. PERI_PCLK_DIV_MASK << PERI_PCLK_DIV_SHIFT |
  340. PERI_HCLK_DIV_MASK << PERI_HCLK_DIV_SHIFT |
  341. PERI_ACLK_DIV_MASK << PERI_ACLK_DIV_SHIFT,
  342. PERI_SEL_GPLL << PERI_SEL_PLL_SHIFT |
  343. pclk_div << PERI_PCLK_DIV_SHIFT |
  344. hclk_div << PERI_HCLK_DIV_SHIFT |
  345. aclk_div << PERI_ACLK_DIV_SHIFT);
  346. /* PLL enter normal-mode */
  347. rk_clrsetreg(&cru->cru_mode_con,
  348. GPLL_MODE_MASK << GPLL_MODE_SHIFT |
  349. CPLL_MODE_MASK << CPLL_MODE_SHIFT,
  350. GPLL_MODE_NORMAL << GPLL_MODE_SHIFT |
  351. CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
  352. }
  353. #endif
  354. void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf)
  355. {
  356. /* pll enter slow-mode */
  357. rk_clrsetreg(&cru->cru_mode_con,
  358. APLL_MODE_MASK << APLL_MODE_SHIFT,
  359. APLL_MODE_SLOW << APLL_MODE_SHIFT);
  360. rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
  361. /* waiting for pll lock */
  362. while (!(readl(&grf->soc_status[1]) & SOCSTS_APLL_LOCK))
  363. udelay(1);
  364. /*
  365. * core clock pll source selection and
  366. * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
  367. * core clock select apll, apll clk = 1800MHz
  368. * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
  369. */
  370. rk_clrsetreg(&cru->cru_clksel_con[0],
  371. CORE_SEL_PLL_MASK << CORE_SEL_PLL_SHIFT |
  372. A17_DIV_MASK << A17_DIV_SHIFT |
  373. MP_DIV_MASK << MP_DIV_SHIFT |
  374. M0_DIV_MASK << M0_DIV_SHIFT,
  375. 0 << A17_DIV_SHIFT |
  376. 3 << MP_DIV_SHIFT |
  377. 1 << M0_DIV_SHIFT);
  378. /*
  379. * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
  380. * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
  381. */
  382. rk_clrsetreg(&cru->cru_clksel_con[37],
  383. CLK_L2RAM_DIV_MASK << CLK_L2RAM_DIV_SHIFT |
  384. ATCLK_CORE_DIV_CON_MASK << ATCLK_CORE_DIV_CON_SHIFT |
  385. PCLK_CORE_DBG_DIV_MASK >> PCLK_CORE_DBG_DIV_SHIFT,
  386. 1 << CLK_L2RAM_DIV_SHIFT |
  387. 3 << ATCLK_CORE_DIV_CON_SHIFT |
  388. 3 << PCLK_CORE_DBG_DIV_SHIFT);
  389. /* PLL enter normal-mode */
  390. rk_clrsetreg(&cru->cru_mode_con,
  391. APLL_MODE_MASK << APLL_MODE_SHIFT,
  392. APLL_MODE_NORMAL << APLL_MODE_SHIFT);
  393. }
  394. /* Get pll rate by id */
  395. static uint32_t rkclk_pll_get_rate(struct rk3288_cru *cru,
  396. enum rk_clk_id clk_id)
  397. {
  398. uint32_t nr, no, nf;
  399. uint32_t con;
  400. int pll_id = rk_pll_id(clk_id);
  401. struct rk3288_pll *pll = &cru->pll[pll_id];
  402. static u8 clk_shift[CLK_COUNT] = {
  403. 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, CPLL_MODE_SHIFT,
  404. GPLL_MODE_SHIFT, NPLL_MODE_SHIFT
  405. };
  406. uint shift;
  407. con = readl(&cru->cru_mode_con);
  408. shift = clk_shift[clk_id];
  409. switch ((con >> shift) & APLL_MODE_MASK) {
  410. case APLL_MODE_SLOW:
  411. return OSC_HZ;
  412. case APLL_MODE_NORMAL:
  413. /* normal mode */
  414. con = readl(&pll->con0);
  415. no = ((con >> CLKOD_SHIFT) & CLKOD_MASK) + 1;
  416. nr = ((con >> CLKR_SHIFT) & CLKR_MASK) + 1;
  417. con = readl(&pll->con1);
  418. nf = ((con >> CLKF_SHIFT) & CLKF_MASK) + 1;
  419. return (24 * nf / (nr * no)) * 1000000;
  420. case APLL_MODE_DEEP:
  421. default:
  422. return 32768;
  423. }
  424. }
  425. static ulong rockchip_mmc_get_clk(struct rk3288_cru *cru, uint gclk_rate,
  426. int periph)
  427. {
  428. uint src_rate;
  429. uint div, mux;
  430. u32 con;
  431. switch (periph) {
  432. case HCLK_EMMC:
  433. case SCLK_EMMC:
  434. con = readl(&cru->cru_clksel_con[12]);
  435. mux = (con >> EMMC_PLL_SHIFT) & EMMC_PLL_MASK;
  436. div = (con >> EMMC_DIV_SHIFT) & EMMC_DIV_MASK;
  437. break;
  438. case HCLK_SDMMC:
  439. case SCLK_SDMMC:
  440. con = readl(&cru->cru_clksel_con[11]);
  441. mux = (con >> MMC0_PLL_SHIFT) & MMC0_PLL_MASK;
  442. div = (con >> MMC0_DIV_SHIFT) & MMC0_DIV_MASK;
  443. break;
  444. case HCLK_SDIO0:
  445. case SCLK_SDIO0:
  446. con = readl(&cru->cru_clksel_con[12]);
  447. mux = (con >> SDIO0_PLL_SHIFT) & SDIO0_PLL_MASK;
  448. div = (con >> SDIO0_DIV_SHIFT) & SDIO0_DIV_MASK;
  449. break;
  450. default:
  451. return -EINVAL;
  452. }
  453. src_rate = mux == EMMC_PLL_SELECT_24MHZ ? OSC_HZ : gclk_rate;
  454. return DIV_TO_RATE(src_rate, div);
  455. }
  456. static ulong rockchip_mmc_set_clk(struct rk3288_cru *cru, uint gclk_rate,
  457. int periph, uint freq)
  458. {
  459. int src_clk_div;
  460. int mux;
  461. debug("%s: gclk_rate=%u\n", __func__, gclk_rate);
  462. src_clk_div = RATE_TO_DIV(gclk_rate, freq);
  463. if (src_clk_div > 0x3f) {
  464. src_clk_div = RATE_TO_DIV(OSC_HZ, freq);
  465. mux = EMMC_PLL_SELECT_24MHZ;
  466. assert((int)EMMC_PLL_SELECT_24MHZ ==
  467. (int)MMC0_PLL_SELECT_24MHZ);
  468. } else {
  469. mux = EMMC_PLL_SELECT_GENERAL;
  470. assert((int)EMMC_PLL_SELECT_GENERAL ==
  471. (int)MMC0_PLL_SELECT_GENERAL);
  472. }
  473. switch (periph) {
  474. case HCLK_EMMC:
  475. case SCLK_EMMC:
  476. rk_clrsetreg(&cru->cru_clksel_con[12],
  477. EMMC_PLL_MASK << EMMC_PLL_SHIFT |
  478. EMMC_DIV_MASK << EMMC_DIV_SHIFT,
  479. mux << EMMC_PLL_SHIFT |
  480. (src_clk_div - 1) << EMMC_DIV_SHIFT);
  481. break;
  482. case HCLK_SDMMC:
  483. case SCLK_SDMMC:
  484. rk_clrsetreg(&cru->cru_clksel_con[11],
  485. MMC0_PLL_MASK << MMC0_PLL_SHIFT |
  486. MMC0_DIV_MASK << MMC0_DIV_SHIFT,
  487. mux << MMC0_PLL_SHIFT |
  488. (src_clk_div - 1) << MMC0_DIV_SHIFT);
  489. break;
  490. case HCLK_SDIO0:
  491. case SCLK_SDIO0:
  492. rk_clrsetreg(&cru->cru_clksel_con[12],
  493. SDIO0_PLL_MASK << SDIO0_PLL_SHIFT |
  494. SDIO0_DIV_MASK << SDIO0_DIV_SHIFT,
  495. mux << SDIO0_PLL_SHIFT |
  496. (src_clk_div - 1) << SDIO0_DIV_SHIFT);
  497. break;
  498. default:
  499. return -EINVAL;
  500. }
  501. return rockchip_mmc_get_clk(cru, gclk_rate, periph);
  502. }
  503. static ulong rockchip_spi_get_clk(struct rk3288_cru *cru, uint gclk_rate,
  504. int periph)
  505. {
  506. uint div, mux;
  507. u32 con;
  508. switch (periph) {
  509. case SCLK_SPI0:
  510. con = readl(&cru->cru_clksel_con[25]);
  511. mux = (con >> SPI0_PLL_SHIFT) & SPI0_PLL_MASK;
  512. div = (con >> SPI0_DIV_SHIFT) & SPI0_DIV_MASK;
  513. break;
  514. case SCLK_SPI1:
  515. con = readl(&cru->cru_clksel_con[25]);
  516. mux = (con >> SPI1_PLL_SHIFT) & SPI1_PLL_MASK;
  517. div = (con >> SPI1_DIV_SHIFT) & SPI1_DIV_MASK;
  518. break;
  519. case SCLK_SPI2:
  520. con = readl(&cru->cru_clksel_con[39]);
  521. mux = (con >> SPI2_PLL_SHIFT) & SPI2_PLL_MASK;
  522. div = (con >> SPI2_DIV_SHIFT) & SPI2_DIV_MASK;
  523. break;
  524. default:
  525. return -EINVAL;
  526. }
  527. assert(mux == SPI0_PLL_SELECT_GENERAL);
  528. return DIV_TO_RATE(gclk_rate, div);
  529. }
  530. static ulong rockchip_spi_set_clk(struct rk3288_cru *cru, uint gclk_rate,
  531. int periph, uint freq)
  532. {
  533. int src_clk_div;
  534. debug("%s: clk_general_rate=%u\n", __func__, gclk_rate);
  535. src_clk_div = RATE_TO_DIV(gclk_rate, freq);
  536. switch (periph) {
  537. case SCLK_SPI0:
  538. rk_clrsetreg(&cru->cru_clksel_con[25],
  539. SPI0_PLL_MASK << SPI0_PLL_SHIFT |
  540. SPI0_DIV_MASK << SPI0_DIV_SHIFT,
  541. SPI0_PLL_SELECT_GENERAL << SPI0_PLL_SHIFT |
  542. src_clk_div << SPI0_DIV_SHIFT);
  543. break;
  544. case SCLK_SPI1:
  545. rk_clrsetreg(&cru->cru_clksel_con[25],
  546. SPI1_PLL_MASK << SPI1_PLL_SHIFT |
  547. SPI1_DIV_MASK << SPI1_DIV_SHIFT,
  548. SPI1_PLL_SELECT_GENERAL << SPI1_PLL_SHIFT |
  549. src_clk_div << SPI1_DIV_SHIFT);
  550. break;
  551. case SCLK_SPI2:
  552. rk_clrsetreg(&cru->cru_clksel_con[39],
  553. SPI2_PLL_MASK << SPI2_PLL_SHIFT |
  554. SPI2_DIV_MASK << SPI2_DIV_SHIFT,
  555. SPI2_PLL_SELECT_GENERAL << SPI2_PLL_SHIFT |
  556. src_clk_div << SPI2_DIV_SHIFT);
  557. break;
  558. default:
  559. return -EINVAL;
  560. }
  561. return rockchip_spi_get_clk(cru, gclk_rate, periph);
  562. }
  563. static ulong rk3288_clk_get_rate(struct clk *clk)
  564. {
  565. struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
  566. ulong new_rate, gclk_rate;
  567. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  568. switch (clk->id) {
  569. case 0 ... 63:
  570. new_rate = rkclk_pll_get_rate(priv->cru, clk->id);
  571. break;
  572. case HCLK_EMMC:
  573. case HCLK_SDMMC:
  574. case HCLK_SDIO0:
  575. case SCLK_EMMC:
  576. case SCLK_SDMMC:
  577. case SCLK_SDIO0:
  578. new_rate = rockchip_mmc_get_clk(priv->cru, gclk_rate, clk->id);
  579. break;
  580. case SCLK_SPI0:
  581. case SCLK_SPI1:
  582. case SCLK_SPI2:
  583. new_rate = rockchip_spi_get_clk(priv->cru, gclk_rate, clk->id);
  584. break;
  585. case PCLK_I2C0:
  586. case PCLK_I2C1:
  587. case PCLK_I2C2:
  588. case PCLK_I2C3:
  589. case PCLK_I2C4:
  590. case PCLK_I2C5:
  591. return gclk_rate;
  592. case PCLK_PWM:
  593. return PD_BUS_PCLK_HZ;
  594. default:
  595. return -ENOENT;
  596. }
  597. return new_rate;
  598. }
  599. static ulong rk3288_clk_set_rate(struct clk *clk, ulong rate)
  600. {
  601. struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
  602. struct rk3288_cru *cru = priv->cru;
  603. ulong new_rate, gclk_rate;
  604. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  605. switch (clk->id) {
  606. case PLL_APLL:
  607. /* We only support a fixed rate here */
  608. if (rate != 1800000000)
  609. return -EINVAL;
  610. rk3288_clk_configure_cpu(priv->cru, priv->grf);
  611. new_rate = rate;
  612. break;
  613. case CLK_DDR:
  614. new_rate = rkclk_configure_ddr(priv->cru, priv->grf, rate);
  615. break;
  616. case HCLK_EMMC:
  617. case HCLK_SDMMC:
  618. case HCLK_SDIO0:
  619. case SCLK_EMMC:
  620. case SCLK_SDMMC:
  621. case SCLK_SDIO0:
  622. new_rate = rockchip_mmc_set_clk(cru, gclk_rate, clk->id, rate);
  623. break;
  624. case SCLK_SPI0:
  625. case SCLK_SPI1:
  626. case SCLK_SPI2:
  627. new_rate = rockchip_spi_set_clk(cru, gclk_rate, clk->id, rate);
  628. break;
  629. #ifndef CONFIG_SPL_BUILD
  630. case SCLK_MAC:
  631. new_rate = rockchip_mac_set_clk(priv->cru, clk->id, rate);
  632. break;
  633. case DCLK_VOP0:
  634. case DCLK_VOP1:
  635. new_rate = rockchip_vop_set_clk(cru, priv->grf, clk->id, rate);
  636. break;
  637. case SCLK_EDP_24M:
  638. /* clk_edp_24M source: 24M */
  639. rk_setreg(&cru->cru_clksel_con[28], 1 << 15);
  640. /* rst edp */
  641. rk_setreg(&cru->cru_clksel_con[6], 1 << 15);
  642. udelay(1);
  643. rk_clrreg(&cru->cru_clksel_con[6], 1 << 15);
  644. new_rate = rate;
  645. break;
  646. case ACLK_VOP0:
  647. case ACLK_VOP1: {
  648. u32 div;
  649. /* vop aclk source clk: cpll */
  650. div = CPLL_HZ / rate;
  651. assert((div - 1 < 64) && (div * rate == CPLL_HZ));
  652. switch (clk->id) {
  653. case ACLK_VOP0:
  654. rk_clrsetreg(&cru->cru_clksel_con[31],
  655. 3 << 6 | 0x1f << 0,
  656. 0 << 6 | (div - 1) << 0);
  657. break;
  658. case ACLK_VOP1:
  659. rk_clrsetreg(&cru->cru_clksel_con[31],
  660. 3 << 14 | 0x1f << 8,
  661. 0 << 14 | (div - 1) << 8);
  662. break;
  663. }
  664. new_rate = rate;
  665. break;
  666. }
  667. case PCLK_HDMI_CTRL:
  668. /* enable pclk hdmi ctrl */
  669. rk_clrreg(&cru->cru_clkgate_con[16], 1 << 9);
  670. /* software reset hdmi */
  671. rk_setreg(&cru->cru_clkgate_con[7], 1 << 9);
  672. udelay(1);
  673. rk_clrreg(&cru->cru_clkgate_con[7], 1 << 9);
  674. new_rate = rate;
  675. break;
  676. #endif
  677. default:
  678. return -ENOENT;
  679. }
  680. return new_rate;
  681. }
  682. static struct clk_ops rk3288_clk_ops = {
  683. .get_rate = rk3288_clk_get_rate,
  684. .set_rate = rk3288_clk_set_rate,
  685. };
  686. static int rk3288_clk_ofdata_to_platdata(struct udevice *dev)
  687. {
  688. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  689. struct rk3288_clk_priv *priv = dev_get_priv(dev);
  690. priv->cru = (struct rk3288_cru *)devfdt_get_addr(dev);
  691. #endif
  692. return 0;
  693. }
  694. static int rk3288_clk_probe(struct udevice *dev)
  695. {
  696. struct rk3288_clk_priv *priv = dev_get_priv(dev);
  697. priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  698. if (IS_ERR(priv->grf))
  699. return PTR_ERR(priv->grf);
  700. #ifdef CONFIG_SPL_BUILD
  701. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  702. struct rk3288_clk_plat *plat = dev_get_platdata(dev);
  703. priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
  704. #endif
  705. rkclk_init(priv->cru, priv->grf);
  706. #endif
  707. return 0;
  708. }
  709. static int rk3288_clk_bind(struct udevice *dev)
  710. {
  711. int ret;
  712. /* The reset driver does not have a device node, so bind it here */
  713. ret = device_bind_driver(gd->dm_root, "rk3288_sysreset", "reset", &dev);
  714. if (ret)
  715. debug("Warning: No RK3288 reset driver: ret=%d\n", ret);
  716. return 0;
  717. }
  718. static const struct udevice_id rk3288_clk_ids[] = {
  719. { .compatible = "rockchip,rk3288-cru" },
  720. { }
  721. };
  722. U_BOOT_DRIVER(rockchip_rk3288_cru) = {
  723. .name = "rockchip_rk3288_cru",
  724. .id = UCLASS_CLK,
  725. .of_match = rk3288_clk_ids,
  726. .priv_auto_alloc_size = sizeof(struct rk3288_clk_priv),
  727. .platdata_auto_alloc_size = sizeof(struct rk3288_clk_plat),
  728. .ops = &rk3288_clk_ops,
  729. .bind = rk3288_clk_bind,
  730. .ofdata_to_platdata = rk3288_clk_ofdata_to_platdata,
  731. .probe = rk3288_clk_probe,
  732. };