speed.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <ppc_asm.tmpl>
  14. #include <linux/compiler.h>
  15. #include <asm/processor.h>
  16. #include <asm/io.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. #ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
  19. #define CONFIG_SYS_FSL_NUM_CC_PLLS 6
  20. #endif
  21. /* --------------------------------------------------------------- */
  22. void get_sys_info(sys_info_t *sys_info)
  23. {
  24. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  25. #ifdef CONFIG_FSL_IFC
  26. struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
  27. u32 ccr;
  28. #endif
  29. #ifdef CONFIG_FSL_CORENET
  30. volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
  31. unsigned int cpu;
  32. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  33. int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
  34. #endif
  35. const u8 core_cplx_PLL[16] = {
  36. [ 0] = 0, /* CC1 PPL / 1 */
  37. [ 1] = 0, /* CC1 PPL / 2 */
  38. [ 2] = 0, /* CC1 PPL / 4 */
  39. [ 4] = 1, /* CC2 PPL / 1 */
  40. [ 5] = 1, /* CC2 PPL / 2 */
  41. [ 6] = 1, /* CC2 PPL / 4 */
  42. [ 8] = 2, /* CC3 PPL / 1 */
  43. [ 9] = 2, /* CC3 PPL / 2 */
  44. [10] = 2, /* CC3 PPL / 4 */
  45. [12] = 3, /* CC4 PPL / 1 */
  46. [13] = 3, /* CC4 PPL / 2 */
  47. [14] = 3, /* CC4 PPL / 4 */
  48. };
  49. const u8 core_cplx_pll_div[16] = {
  50. [ 0] = 1, /* CC1 PPL / 1 */
  51. [ 1] = 2, /* CC1 PPL / 2 */
  52. [ 2] = 4, /* CC1 PPL / 4 */
  53. [ 4] = 1, /* CC2 PPL / 1 */
  54. [ 5] = 2, /* CC2 PPL / 2 */
  55. [ 6] = 4, /* CC2 PPL / 4 */
  56. [ 8] = 1, /* CC3 PPL / 1 */
  57. [ 9] = 2, /* CC3 PPL / 2 */
  58. [10] = 4, /* CC3 PPL / 4 */
  59. [12] = 1, /* CC4 PPL / 1 */
  60. [13] = 2, /* CC4 PPL / 2 */
  61. [14] = 4, /* CC4 PPL / 4 */
  62. };
  63. uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
  64. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
  65. uint rcw_tmp;
  66. #endif
  67. uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
  68. unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
  69. uint mem_pll_rat;
  70. #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
  71. uint single_src;
  72. #endif
  73. sys_info->freq_systembus = sysclk;
  74. #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
  75. /*
  76. * DDR_REFCLK_SEL rcw bit is used to determine if DDR PLLS
  77. * are driven by separate DDR Refclock or single source
  78. * differential clock.
  79. */
  80. single_src = (in_be32(&gur->rcwsr[5]) >>
  81. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT) &
  82. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK;
  83. /*
  84. * For single source clocking, both ddrclock and syclock
  85. * are driven by differential sysclock.
  86. */
  87. if (single_src == FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK) {
  88. printf("Single Source Clock Configuration\n");
  89. sys_info->freq_ddrbus = CONFIG_SYS_CLK_FREQ;
  90. } else
  91. #endif
  92. #ifdef CONFIG_DDR_CLK_FREQ
  93. sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
  94. #else
  95. sys_info->freq_ddrbus = sysclk;
  96. #endif
  97. sys_info->freq_systembus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  98. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  99. FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
  100. & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  101. /* T4240/T4160 Rev2.0 MEM_PLL_RAT uses a value which is half of
  102. * T4240/T4160 Rev1.0. eg. It's 12 in Rev1.0, however, for Rev2.0
  103. * it uses 6.
  104. */
  105. #if defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
  106. if (SVR_MAJ(get_svr()) >= 2)
  107. mem_pll_rat *= 2;
  108. #endif
  109. if (mem_pll_rat > 2)
  110. sys_info->freq_ddrbus *= mem_pll_rat;
  111. else
  112. sys_info->freq_ddrbus = sys_info->freq_systembus * mem_pll_rat;
  113. for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
  114. ratio[i] = (in_be32(&clk->pllcgsr[i].pllcngsr) >> 1) & 0x3f;
  115. if (ratio[i] > 4)
  116. freq_c_pll[i] = sysclk * ratio[i];
  117. else
  118. freq_c_pll[i] = sys_info->freq_systembus * ratio[i];
  119. }
  120. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  121. /*
  122. * As per CHASSIS2 architeture total 12 clusters are posible and
  123. * Each cluster has up to 4 cores, sharing the same PLL selection.
  124. * The cluster clock assignment is SoC defined.
  125. *
  126. * Total 4 clock groups are possible with 3 PLLs each.
  127. * as per array indices, clock group A has 0, 1, 2 numbered PLLs &
  128. * clock group B has 3, 4, 6 and so on.
  129. *
  130. * Clock group A having PLL1, PLL2, PLL3, feeding cores of any cluster
  131. * depends upon the SoC architeture. Same applies to other
  132. * clock groups and clusters.
  133. *
  134. */
  135. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  136. int cluster = fsl_qoriq_core_to_cluster(cpu);
  137. u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
  138. & 0xf;
  139. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  140. cplx_pll += cc_group[cluster] - 1;
  141. sys_info->freq_processor[cpu] =
  142. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  143. }
  144. #if defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_T2080) || \
  145. defined(CONFIG_PPC_T2081)
  146. #define FM1_CLK_SEL 0xe0000000
  147. #define FM1_CLK_SHIFT 29
  148. #else
  149. #define PME_CLK_SEL 0xe0000000
  150. #define PME_CLK_SHIFT 29
  151. #define FM1_CLK_SEL 0x1c000000
  152. #define FM1_CLK_SHIFT 26
  153. #endif
  154. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
  155. rcw_tmp = in_be32(&gur->rcwsr[7]);
  156. #endif
  157. #ifdef CONFIG_SYS_DPAA_PME
  158. #ifndef CONFIG_PME_PLAT_CLK_DIV
  159. switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
  160. case 1:
  161. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK];
  162. break;
  163. case 2:
  164. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 2;
  165. break;
  166. case 3:
  167. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 3;
  168. break;
  169. case 4:
  170. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 4;
  171. break;
  172. case 6:
  173. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 2;
  174. break;
  175. case 7:
  176. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 3;
  177. break;
  178. default:
  179. printf("Error: Unknown PME clock select!\n");
  180. case 0:
  181. sys_info->freq_pme = sys_info->freq_systembus / 2;
  182. break;
  183. }
  184. #else
  185. sys_info->freq_pme = sys_info->freq_systembus / CONFIG_SYS_PME_CLK;
  186. #endif
  187. #endif
  188. #ifdef CONFIG_SYS_DPAA_QBMAN
  189. sys_info->freq_qman = sys_info->freq_systembus / 2;
  190. #endif
  191. #ifdef CONFIG_SYS_DPAA_FMAN
  192. #ifndef CONFIG_FM_PLAT_CLK_DIV
  193. switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
  194. case 1:
  195. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK];
  196. break;
  197. case 2:
  198. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 2;
  199. break;
  200. case 3:
  201. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 3;
  202. break;
  203. case 4:
  204. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 4;
  205. break;
  206. case 5:
  207. sys_info->freq_fman[0] = sys_info->freq_systembus;
  208. break;
  209. case 6:
  210. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 2;
  211. break;
  212. case 7:
  213. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 3;
  214. break;
  215. default:
  216. printf("Error: Unknown FMan1 clock select!\n");
  217. case 0:
  218. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  219. break;
  220. }
  221. #if (CONFIG_SYS_NUM_FMAN) == 2
  222. #ifdef CONFIG_SYS_FM2_CLK
  223. #define FM2_CLK_SEL 0x00000038
  224. #define FM2_CLK_SHIFT 3
  225. rcw_tmp = in_be32(&gur->rcwsr[15]);
  226. switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
  227. case 1:
  228. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1];
  229. break;
  230. case 2:
  231. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 2;
  232. break;
  233. case 3:
  234. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 3;
  235. break;
  236. case 4:
  237. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 4;
  238. break;
  239. case 5:
  240. sys_info->freq_fman[1] = sys_info->freq_systembus;
  241. break;
  242. case 6:
  243. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 2;
  244. break;
  245. case 7:
  246. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 3;
  247. break;
  248. default:
  249. printf("Error: Unknown FMan2 clock select!\n");
  250. case 0:
  251. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  252. break;
  253. }
  254. #endif
  255. #endif /* CONFIG_SYS_NUM_FMAN == 2 */
  256. #else
  257. sys_info->freq_fman[0] = sys_info->freq_systembus / CONFIG_SYS_FM1_CLK;
  258. #endif
  259. #endif
  260. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  261. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  262. u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
  263. & 0xf;
  264. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  265. sys_info->freq_processor[cpu] =
  266. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  267. }
  268. #define PME_CLK_SEL 0x80000000
  269. #define FM1_CLK_SEL 0x40000000
  270. #define FM2_CLK_SEL 0x20000000
  271. #define HWA_ASYNC_DIV 0x04000000
  272. #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
  273. #define HWA_CC_PLL 1
  274. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
  275. #define HWA_CC_PLL 2
  276. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
  277. #define HWA_CC_PLL 2
  278. #else
  279. #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
  280. #endif
  281. rcw_tmp = in_be32(&gur->rcwsr[7]);
  282. #ifdef CONFIG_SYS_DPAA_PME
  283. if (rcw_tmp & PME_CLK_SEL) {
  284. if (rcw_tmp & HWA_ASYNC_DIV)
  285. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 4;
  286. else
  287. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 2;
  288. } else {
  289. sys_info->freq_pme = sys_info->freq_systembus / 2;
  290. }
  291. #endif
  292. #ifdef CONFIG_SYS_DPAA_FMAN
  293. if (rcw_tmp & FM1_CLK_SEL) {
  294. if (rcw_tmp & HWA_ASYNC_DIV)
  295. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 4;
  296. else
  297. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 2;
  298. } else {
  299. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  300. }
  301. #if (CONFIG_SYS_NUM_FMAN) == 2
  302. if (rcw_tmp & FM2_CLK_SEL) {
  303. if (rcw_tmp & HWA_ASYNC_DIV)
  304. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 4;
  305. else
  306. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 2;
  307. } else {
  308. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  309. }
  310. #endif
  311. #endif
  312. #ifdef CONFIG_SYS_DPAA_QBMAN
  313. sys_info->freq_qman = sys_info->freq_systembus / 2;
  314. #endif
  315. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  316. #else /* CONFIG_FSL_CORENET */
  317. uint plat_ratio, e500_ratio, half_freq_systembus;
  318. int i;
  319. #ifdef CONFIG_QE
  320. __maybe_unused u32 qe_ratio;
  321. #endif
  322. plat_ratio = (gur->porpllsr) & 0x0000003e;
  323. plat_ratio >>= 1;
  324. sys_info->freq_systembus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  325. /* Divide before multiply to avoid integer
  326. * overflow for processor speeds above 2GHz */
  327. half_freq_systembus = sys_info->freq_systembus/2;
  328. for (i = 0; i < cpu_numcores(); i++) {
  329. e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
  330. sys_info->freq_processor[i] = e500_ratio * half_freq_systembus;
  331. }
  332. /* Note: freq_ddrbus is the MCLK frequency, not the data rate. */
  333. sys_info->freq_ddrbus = sys_info->freq_systembus;
  334. #ifdef CONFIG_DDR_CLK_FREQ
  335. {
  336. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  337. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  338. if (ddr_ratio != 0x7)
  339. sys_info->freq_ddrbus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  340. }
  341. #endif
  342. #ifdef CONFIG_QE
  343. #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
  344. sys_info->freq_qe = sys_info->freq_systembus;
  345. #else
  346. qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
  347. >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
  348. sys_info->freq_qe = qe_ratio * CONFIG_SYS_CLK_FREQ;
  349. #endif
  350. #endif
  351. #ifdef CONFIG_SYS_DPAA_FMAN
  352. sys_info->freq_fman[0] = sys_info->freq_systembus;
  353. #endif
  354. #endif /* CONFIG_FSL_CORENET */
  355. #if defined(CONFIG_FSL_LBC)
  356. uint lcrr_div;
  357. #if defined(CONFIG_SYS_LBC_LCRR)
  358. /* We will program LCRR to this value later */
  359. lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
  360. #else
  361. lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
  362. #endif
  363. if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
  364. #if defined(CONFIG_FSL_CORENET)
  365. /* If this is corenet based SoC, bit-representation
  366. * for four times the clock divider values.
  367. */
  368. lcrr_div *= 4;
  369. #elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
  370. !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
  371. /*
  372. * Yes, the entire PQ38 family use the same
  373. * bit-representation for twice the clock divider values.
  374. */
  375. lcrr_div *= 2;
  376. #endif
  377. sys_info->freq_localbus = sys_info->freq_systembus / lcrr_div;
  378. } else {
  379. /* In case anyone cares what the unknown value is */
  380. sys_info->freq_localbus = lcrr_div;
  381. }
  382. #endif
  383. #if defined(CONFIG_FSL_IFC)
  384. ccr = in_be32(&ifc_regs->ifc_ccr);
  385. ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
  386. sys_info->freq_localbus = sys_info->freq_systembus / ccr;
  387. #endif
  388. }
  389. int get_clocks (void)
  390. {
  391. sys_info_t sys_info;
  392. #ifdef CONFIG_MPC8544
  393. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  394. #endif
  395. #if defined(CONFIG_CPM2)
  396. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  397. uint sccr, dfbrg;
  398. /* set VCO = 4 * BRG */
  399. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  400. sccr = cpm->im_cpm_intctl.sccr;
  401. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  402. #endif
  403. get_sys_info (&sys_info);
  404. gd->cpu_clk = sys_info.freq_processor[0];
  405. gd->bus_clk = sys_info.freq_systembus;
  406. gd->mem_clk = sys_info.freq_ddrbus;
  407. gd->arch.lbc_clk = sys_info.freq_localbus;
  408. #ifdef CONFIG_QE
  409. gd->arch.qe_clk = sys_info.freq_qe;
  410. gd->arch.brg_clk = gd->arch.qe_clk / 2;
  411. #endif
  412. /*
  413. * The base clock for I2C depends on the actual SOC. Unfortunately,
  414. * there is no pattern that can be used to determine the frequency, so
  415. * the only choice is to look up the actual SOC number and use the value
  416. * for that SOC. This information is taken from application note
  417. * AN2919.
  418. */
  419. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  420. defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555) || \
  421. defined(CONFIG_P1022)
  422. gd->arch.i2c1_clk = sys_info.freq_systembus;
  423. #elif defined(CONFIG_MPC8544)
  424. /*
  425. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  426. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  427. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  428. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  429. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  430. */
  431. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  432. gd->arch.i2c1_clk = sys_info.freq_systembus / 3;
  433. else
  434. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  435. #else
  436. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  437. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  438. #endif
  439. gd->arch.i2c2_clk = gd->arch.i2c1_clk;
  440. #if defined(CONFIG_FSL_ESDHC)
  441. #if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
  442. defined(CONFIG_P1014)
  443. gd->arch.sdhc_clk = gd->bus_clk;
  444. #else
  445. gd->arch.sdhc_clk = gd->bus_clk / 2;
  446. #endif
  447. #endif /* defined(CONFIG_FSL_ESDHC) */
  448. #if defined(CONFIG_CPM2)
  449. gd->arch.vco_out = 2*sys_info.freq_systembus;
  450. gd->arch.cpm_clk = gd->arch.vco_out / 2;
  451. gd->arch.scc_clk = gd->arch.vco_out / 4;
  452. gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
  453. #endif
  454. if(gd->cpu_clk != 0) return (0);
  455. else return (1);
  456. }
  457. /********************************************
  458. * get_bus_freq
  459. * return system bus freq in Hz
  460. *********************************************/
  461. ulong get_bus_freq (ulong dummy)
  462. {
  463. return gd->bus_clk;
  464. }
  465. /********************************************
  466. * get_ddr_freq
  467. * return ddr bus freq in Hz
  468. *********************************************/
  469. ulong get_ddr_freq (ulong dummy)
  470. {
  471. return gd->mem_clk;
  472. }