xilinx_spi.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. /*
  2. * Xilinx SPI driver
  3. *
  4. * Supports 8 bit SPI transfers only, with or w/o FIFO
  5. *
  6. * Based on bfin_spi.c, by way of altera_spi.c
  7. * Copyright (c) 2012 Stephan Linz <linz@li-pro.net>
  8. * Copyright (c) 2010 Graeme Smecher <graeme.smecher@mail.mcgill.ca>
  9. * Copyright (c) 2010 Thomas Chou <thomas@wytron.com.tw>
  10. * Copyright (c) 2005-2008 Analog Devices Inc.
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. #include <config.h>
  15. #include <common.h>
  16. #include <malloc.h>
  17. #include <spi.h>
  18. /*
  19. * [0]: http://www.xilinx.com/support/documentation
  20. *
  21. * Xilinx SPI Register Definitions
  22. * [1]: [0]/ip_documentation/xps_spi.pdf
  23. * page 8, Register Descriptions
  24. * [2]: [0]/ip_documentation/axi_spi_ds742.pdf
  25. * page 7, Register Overview Table
  26. */
  27. /* SPI Control Register (spicr), [1] p9, [2] p8 */
  28. #define SPICR_LSB_FIRST (1 << 9)
  29. #define SPICR_MASTER_INHIBIT (1 << 8)
  30. #define SPICR_MANUAL_SS (1 << 7)
  31. #define SPICR_RXFIFO_RESEST (1 << 6)
  32. #define SPICR_TXFIFO_RESEST (1 << 5)
  33. #define SPICR_CPHA (1 << 4)
  34. #define SPICR_CPOL (1 << 3)
  35. #define SPICR_MASTER_MODE (1 << 2)
  36. #define SPICR_SPE (1 << 1)
  37. #define SPICR_LOOP (1 << 0)
  38. /* SPI Status Register (spisr), [1] p11, [2] p10 */
  39. #define SPISR_SLAVE_MODE_SELECT (1 << 5)
  40. #define SPISR_MODF (1 << 4)
  41. #define SPISR_TX_FULL (1 << 3)
  42. #define SPISR_TX_EMPTY (1 << 2)
  43. #define SPISR_RX_FULL (1 << 1)
  44. #define SPISR_RX_EMPTY (1 << 0)
  45. /* SPI Data Transmit Register (spidtr), [1] p12, [2] p12 */
  46. #define SPIDTR_8BIT_MASK (0xff << 0)
  47. #define SPIDTR_16BIT_MASK (0xffff << 0)
  48. #define SPIDTR_32BIT_MASK (0xffffffff << 0)
  49. /* SPI Data Receive Register (spidrr), [1] p12, [2] p12 */
  50. #define SPIDRR_8BIT_MASK (0xff << 0)
  51. #define SPIDRR_16BIT_MASK (0xffff << 0)
  52. #define SPIDRR_32BIT_MASK (0xffffffff << 0)
  53. /* SPI Slave Select Register (spissr), [1] p13, [2] p13 */
  54. #define SPISSR_MASK(cs) (1 << (cs))
  55. #define SPISSR_ACT(cs) ~SPISSR_MASK(cs)
  56. #define SPISSR_OFF ~0UL
  57. /* SPI Software Reset Register (ssr) */
  58. #define SPISSR_RESET_VALUE 0x0a
  59. #define XILSPI_MAX_XFER_BITS 8
  60. #define XILSPI_SPICR_DFLT_ON (SPICR_MANUAL_SS | SPICR_MASTER_MODE | \
  61. SPICR_SPE)
  62. #define XILSPI_SPICR_DFLT_OFF (SPICR_MASTER_INHIBIT | SPICR_MANUAL_SS)
  63. #ifndef CONFIG_XILINX_SPI_IDLE_VAL
  64. #define CONFIG_XILINX_SPI_IDLE_VAL 0xff
  65. #endif
  66. #ifndef CONFIG_SYS_XILINX_SPI_LIST
  67. #define CONFIG_SYS_XILINX_SPI_LIST { CONFIG_SYS_SPI_BASE }
  68. #endif
  69. /* xilinx spi register set */
  70. struct xilinx_spi_reg {
  71. u32 __space0__[7];
  72. u32 dgier; /* Device Global Interrupt Enable Register (DGIER) */
  73. u32 ipisr; /* IP Interrupt Status Register (IPISR) */
  74. u32 __space1__;
  75. u32 ipier; /* IP Interrupt Enable Register (IPIER) */
  76. u32 __space2__[5];
  77. u32 srr; /* Softare Reset Register (SRR) */
  78. u32 __space3__[7];
  79. u32 spicr; /* SPI Control Register (SPICR) */
  80. u32 spisr; /* SPI Status Register (SPISR) */
  81. u32 spidtr; /* SPI Data Transmit Register (SPIDTR) */
  82. u32 spidrr; /* SPI Data Receive Register (SPIDRR) */
  83. u32 spissr; /* SPI Slave Select Register (SPISSR) */
  84. u32 spitfor; /* SPI Transmit FIFO Occupancy Register (SPITFOR) */
  85. u32 spirfor; /* SPI Receive FIFO Occupancy Register (SPIRFOR) */
  86. };
  87. /* xilinx spi slave */
  88. struct xilinx_spi_slave {
  89. struct spi_slave slave;
  90. struct xilinx_spi_reg *regs;
  91. unsigned int freq;
  92. unsigned int mode;
  93. };
  94. static inline struct xilinx_spi_slave *to_xilinx_spi_slave(
  95. struct spi_slave *slave)
  96. {
  97. return container_of(slave, struct xilinx_spi_slave, slave);
  98. }
  99. static unsigned long xilinx_spi_base_list[] = CONFIG_SYS_XILINX_SPI_LIST;
  100. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  101. {
  102. return bus < ARRAY_SIZE(xilinx_spi_base_list) && cs < 32;
  103. }
  104. void spi_cs_activate(struct spi_slave *slave)
  105. {
  106. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  107. writel(SPISSR_ACT(slave->cs), &xilspi->regs->spissr);
  108. }
  109. void spi_cs_deactivate(struct spi_slave *slave)
  110. {
  111. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  112. writel(SPISSR_OFF, &xilspi->regs->spissr);
  113. }
  114. void spi_init(void)
  115. {
  116. /* do nothing */
  117. }
  118. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  119. unsigned int max_hz, unsigned int mode)
  120. {
  121. struct xilinx_spi_slave *xilspi;
  122. if (!spi_cs_is_valid(bus, cs)) {
  123. printf("XILSPI error: unsupported bus %d / cs %d\n", bus, cs);
  124. return NULL;
  125. }
  126. xilspi = spi_alloc_slave(struct xilinx_spi_slave, bus, cs);
  127. if (!xilspi) {
  128. printf("XILSPI error: malloc of SPI structure failed\n");
  129. return NULL;
  130. }
  131. xilspi->regs = (struct xilinx_spi_reg *)xilinx_spi_base_list[bus];
  132. xilspi->freq = max_hz;
  133. xilspi->mode = mode;
  134. debug("spi_setup_slave: bus:%i cs:%i base:%p mode:%x max_hz:%d\n",
  135. bus, cs, xilspi->regs, xilspi->mode, xilspi->freq);
  136. writel(SPISSR_RESET_VALUE, &xilspi->regs->srr);
  137. return &xilspi->slave;
  138. }
  139. void spi_free_slave(struct spi_slave *slave)
  140. {
  141. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  142. free(xilspi);
  143. }
  144. int spi_claim_bus(struct spi_slave *slave)
  145. {
  146. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  147. u32 spicr;
  148. debug("spi_claim_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  149. writel(SPISSR_OFF, &xilspi->regs->spissr);
  150. spicr = XILSPI_SPICR_DFLT_ON;
  151. if (xilspi->mode & SPI_LSB_FIRST)
  152. spicr |= SPICR_LSB_FIRST;
  153. if (xilspi->mode & SPI_CPHA)
  154. spicr |= SPICR_CPHA;
  155. if (xilspi->mode & SPI_CPOL)
  156. spicr |= SPICR_CPOL;
  157. if (xilspi->mode & SPI_LOOP)
  158. spicr |= SPICR_LOOP;
  159. writel(spicr, &xilspi->regs->spicr);
  160. return 0;
  161. }
  162. void spi_release_bus(struct spi_slave *slave)
  163. {
  164. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  165. debug("spi_release_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  166. writel(SPISSR_OFF, &xilspi->regs->spissr);
  167. writel(XILSPI_SPICR_DFLT_OFF, &xilspi->regs->spicr);
  168. }
  169. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  170. void *din, unsigned long flags)
  171. {
  172. struct xilinx_spi_slave *xilspi = to_xilinx_spi_slave(slave);
  173. /* assume spi core configured to do 8 bit transfers */
  174. unsigned int bytes = bitlen / XILSPI_MAX_XFER_BITS;
  175. const unsigned char *txp = dout;
  176. unsigned char *rxp = din;
  177. unsigned rxecount = 17; /* max. 16 elements in FIFO, leftover 1 */
  178. unsigned global_timeout;
  179. debug("spi_xfer: bus:%i cs:%i bitlen:%i bytes:%i flags:%lx\n",
  180. slave->bus, slave->cs, bitlen, bytes, flags);
  181. if (bitlen == 0)
  182. goto done;
  183. if (bitlen % XILSPI_MAX_XFER_BITS) {
  184. printf("XILSPI warning: Not a multiple of %d bits\n",
  185. XILSPI_MAX_XFER_BITS);
  186. flags |= SPI_XFER_END;
  187. goto done;
  188. }
  189. /* empty read buffer */
  190. while (rxecount && !(readl(&xilspi->regs->spisr) & SPISR_RX_EMPTY)) {
  191. readl(&xilspi->regs->spidrr);
  192. rxecount--;
  193. }
  194. if (!rxecount) {
  195. printf("XILSPI error: Rx buffer not empty\n");
  196. return -1;
  197. }
  198. if (flags & SPI_XFER_BEGIN)
  199. spi_cs_activate(slave);
  200. /* at least 1usec or greater, leftover 1 */
  201. global_timeout = xilspi->freq > XILSPI_MAX_XFER_BITS * 1000000 ? 2 :
  202. (XILSPI_MAX_XFER_BITS * 1000000 / xilspi->freq) + 1;
  203. while (bytes--) {
  204. unsigned timeout = global_timeout;
  205. /* get Tx element from data out buffer and count up */
  206. unsigned char d = txp ? *txp++ : CONFIG_XILINX_SPI_IDLE_VAL;
  207. debug("spi_xfer: tx:%x ", d);
  208. /* write out and wait for processing (receive data) */
  209. writel(d & SPIDTR_8BIT_MASK, &xilspi->regs->spidtr);
  210. while (timeout && readl(&xilspi->regs->spisr)
  211. & SPISR_RX_EMPTY) {
  212. timeout--;
  213. udelay(1);
  214. }
  215. if (!timeout) {
  216. printf("XILSPI error: Xfer timeout\n");
  217. return -1;
  218. }
  219. /* read Rx element and push into data in buffer */
  220. d = readl(&xilspi->regs->spidrr) & SPIDRR_8BIT_MASK;
  221. if (rxp)
  222. *rxp++ = d;
  223. debug("spi_xfer: rx:%x\n", d);
  224. }
  225. done:
  226. if (flags & SPI_XFER_END)
  227. spi_cs_deactivate(slave);
  228. return 0;
  229. }