fsl_mc.h 1.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2014 Freescale Semiconductor
  4. */
  5. #ifndef __FSL_MC_H__
  6. #define __FSL_MC_H__
  7. #include <common.h>
  8. #define MC_CCSR_BASE_ADDR \
  9. ((struct mc_ccsr_registers __iomem *)0x8340000)
  10. #define GCR1_P1_STOP BIT(31)
  11. #define GCR1_P2_STOP BIT(30)
  12. #define GCR1_P1_DE_RST BIT(23)
  13. #define GCR1_P2_DE_RST BIT(22)
  14. #define GCR1_M1_DE_RST BIT(15)
  15. #define GCR1_M2_DE_RST BIT(14)
  16. #define GCR1_M_ALL_DE_RST (GCR1_M1_DE_RST | GCR1_M2_DE_RST)
  17. #define GSR_FS_MASK 0x3fffffff
  18. #define SOC_MC_PORTALS_BASE_ADDR ((void __iomem *)0x00080C000000)
  19. #define SOC_QBMAN_PORTALS_BASE_ADDR ((void __iomem *)0x000818000000)
  20. #define SOC_MC_PORTAL_STRIDE 0x10000
  21. #define SOC_MC_PORTAL_ADDR(_portal_id) \
  22. ((void __iomem *)((uintptr_t)SOC_MC_PORTALS_BASE_ADDR + \
  23. (_portal_id) * SOC_MC_PORTAL_STRIDE))
  24. #define MC_PORTAL_OFFSET_TO_PORTAL_ID(_portal_offset) \
  25. ((_portal_offset) / SOC_MC_PORTAL_STRIDE)
  26. struct mc_ccsr_registers {
  27. u32 reg_gcr1;
  28. u32 reserved1;
  29. u32 reg_gsr;
  30. u32 reserved2;
  31. u32 reg_sicbalr;
  32. u32 reg_sicbahr;
  33. u32 reg_sicapr;
  34. u32 reserved3;
  35. u32 reg_mcfbalr;
  36. u32 reg_mcfbahr;
  37. u32 reg_mcfapr;
  38. u32 reserved4[0x2f1];
  39. u32 reg_psr;
  40. u32 reserved5;
  41. u32 reg_brr[2];
  42. u32 reserved6[0x80];
  43. u32 reg_error[];
  44. };
  45. void fdt_fsl_mc_fixup_iommu_map_entry(void *blob);
  46. int get_mc_boot_status(void);
  47. int get_dpl_apply_status(void);
  48. #ifdef CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET
  49. int get_aiop_apply_status(void);
  50. #endif
  51. u64 mc_get_dram_addr(void);
  52. unsigned long mc_get_dram_block_size(void);
  53. int fsl_mc_ldpaa_init(bd_t *bis);
  54. int fsl_mc_ldpaa_exit(bd_t *bd);
  55. void mc_env_boot(void);
  56. #endif