ls2080ardb.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2015 Freescale Semiconductor
  4. * Copyright 2017 NXP
  5. */
  6. #include <common.h>
  7. #include <malloc.h>
  8. #include <errno.h>
  9. #include <netdev.h>
  10. #include <fsl_ifc.h>
  11. #include <fsl_ddr.h>
  12. #include <asm/io.h>
  13. #include <hwconfig.h>
  14. #include <fdt_support.h>
  15. #include <linux/libfdt.h>
  16. #include <fsl-mc/fsl_mc.h>
  17. #include <environment.h>
  18. #include <efi_loader.h>
  19. #include <i2c.h>
  20. #include <asm/arch/mmu.h>
  21. #include <asm/arch/soc.h>
  22. #include <asm/arch/ppa.h>
  23. #include <fsl_sec.h>
  24. #ifdef CONFIG_FSL_QIXIS
  25. #include "../common/qixis.h"
  26. #include "ls2080ardb_qixis.h"
  27. #endif
  28. #include "../common/vid.h"
  29. #define PIN_MUX_SEL_SDHC 0x00
  30. #define PIN_MUX_SEL_DSPI 0x0a
  31. #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
  32. DECLARE_GLOBAL_DATA_PTR;
  33. enum {
  34. MUX_TYPE_SDHC,
  35. MUX_TYPE_DSPI,
  36. };
  37. unsigned long long get_qixis_addr(void)
  38. {
  39. unsigned long long addr;
  40. if (gd->flags & GD_FLG_RELOC)
  41. addr = QIXIS_BASE_PHYS;
  42. else
  43. addr = QIXIS_BASE_PHYS_EARLY;
  44. /*
  45. * IFC address under 256MB is mapped to 0x30000000, any address above
  46. * is mapped to 0x5_10000000 up to 4GB.
  47. */
  48. addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
  49. return addr;
  50. }
  51. int checkboard(void)
  52. {
  53. #ifdef CONFIG_FSL_QIXIS
  54. u8 sw;
  55. #endif
  56. char buf[15];
  57. cpu_name(buf);
  58. printf("Board: %s-RDB, ", buf);
  59. #ifdef CONFIG_TARGET_LS2081ARDB
  60. #ifdef CONFIG_FSL_QIXIS
  61. sw = QIXIS_READ(arch);
  62. printf("Board version: %c, ", (sw & 0xf) + 'A');
  63. sw = QIXIS_READ(brdcfg[0]);
  64. sw = (sw >> QIXIS_QMAP_SHIFT) & QIXIS_QMAP_MASK;
  65. switch (sw) {
  66. case 0:
  67. puts("boot from QSPI DEV#0\n");
  68. puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
  69. break;
  70. case 1:
  71. puts("boot from QSPI DEV#1\n");
  72. puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
  73. break;
  74. case 2:
  75. puts("boot from QSPI EMU\n");
  76. puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
  77. break;
  78. case 3:
  79. puts("boot from QSPI EMU\n");
  80. puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
  81. break;
  82. case 4:
  83. puts("boot from QSPI DEV#0\n");
  84. puts("QSPI_CSA_1 mapped to QSPI EMU\n");
  85. break;
  86. default:
  87. printf("invalid setting of SW%u\n", sw);
  88. break;
  89. }
  90. printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
  91. #endif
  92. puts("SERDES1 Reference : ");
  93. printf("Clock1 = 100MHz ");
  94. printf("Clock2 = 161.13MHz");
  95. #else
  96. #ifdef CONFIG_FSL_QIXIS
  97. sw = QIXIS_READ(arch);
  98. printf("Board Arch: V%d, ", sw >> 4);
  99. printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
  100. sw = QIXIS_READ(brdcfg[0]);
  101. sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  102. if (sw < 0x8)
  103. printf("vBank: %d\n", sw);
  104. else if (sw == 0x9)
  105. puts("NAND\n");
  106. else
  107. printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
  108. printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
  109. #endif
  110. puts("SERDES1 Reference : ");
  111. printf("Clock1 = 156.25MHz ");
  112. printf("Clock2 = 156.25MHz");
  113. #endif
  114. puts("\nSERDES2 Reference : ");
  115. printf("Clock1 = 100MHz ");
  116. printf("Clock2 = 100MHz\n");
  117. return 0;
  118. }
  119. unsigned long get_board_sys_clk(void)
  120. {
  121. #ifdef CONFIG_FSL_QIXIS
  122. u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
  123. switch (sysclk_conf & 0x0F) {
  124. case QIXIS_SYSCLK_83:
  125. return 83333333;
  126. case QIXIS_SYSCLK_100:
  127. return 100000000;
  128. case QIXIS_SYSCLK_125:
  129. return 125000000;
  130. case QIXIS_SYSCLK_133:
  131. return 133333333;
  132. case QIXIS_SYSCLK_150:
  133. return 150000000;
  134. case QIXIS_SYSCLK_160:
  135. return 160000000;
  136. case QIXIS_SYSCLK_166:
  137. return 166666666;
  138. }
  139. #endif
  140. return 100000000;
  141. }
  142. int select_i2c_ch_pca9547(u8 ch)
  143. {
  144. int ret;
  145. ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
  146. if (ret) {
  147. puts("PCA: failed to select proper channel\n");
  148. return ret;
  149. }
  150. return 0;
  151. }
  152. int i2c_multiplexer_select_vid_channel(u8 channel)
  153. {
  154. return select_i2c_ch_pca9547(channel);
  155. }
  156. int config_board_mux(int ctrl_type)
  157. {
  158. #ifdef CONFIG_FSL_QIXIS
  159. u8 reg5;
  160. reg5 = QIXIS_READ(brdcfg[5]);
  161. switch (ctrl_type) {
  162. case MUX_TYPE_SDHC:
  163. reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
  164. break;
  165. case MUX_TYPE_DSPI:
  166. reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
  167. break;
  168. default:
  169. printf("Wrong mux interface type\n");
  170. return -1;
  171. }
  172. QIXIS_WRITE(brdcfg[5], reg5);
  173. #endif
  174. return 0;
  175. }
  176. int board_init(void)
  177. {
  178. #ifdef CONFIG_FSL_MC_ENET
  179. u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
  180. #endif
  181. init_final_memctl_regs();
  182. #ifdef CONFIG_ENV_IS_NOWHERE
  183. gd->env_addr = (ulong)&default_environment[0];
  184. #endif
  185. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  186. #ifdef CONFIG_FSL_QIXIS
  187. QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
  188. #endif
  189. #ifdef CONFIG_FSL_CAAM
  190. sec_init();
  191. #endif
  192. #ifdef CONFIG_FSL_LS_PPA
  193. ppa_init();
  194. #endif
  195. #ifdef CONFIG_FSL_MC_ENET
  196. /* invert AQR405 IRQ pins polarity */
  197. out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
  198. #endif
  199. #ifdef CONFIG_FSL_CAAM
  200. sec_init();
  201. #endif
  202. return 0;
  203. }
  204. int board_early_init_f(void)
  205. {
  206. #ifdef CONFIG_SYS_I2C_EARLY_INIT
  207. i2c_early_init_f();
  208. #endif
  209. fsl_lsch3_early_init_f();
  210. return 0;
  211. }
  212. int misc_init_r(void)
  213. {
  214. char *env_hwconfig;
  215. u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
  216. u32 val;
  217. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  218. u32 svr = gur_in32(&gur->svr);
  219. val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
  220. env_hwconfig = env_get("hwconfig");
  221. if (hwconfig_f("dspi", env_hwconfig) &&
  222. DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
  223. config_board_mux(MUX_TYPE_DSPI);
  224. else
  225. config_board_mux(MUX_TYPE_SDHC);
  226. /*
  227. * LS2081ARDB RevF board has smart voltage translator
  228. * which needs to be programmed to enable high speed SD interface
  229. * by setting GPIO4_10 output to zero
  230. */
  231. #ifdef CONFIG_TARGET_LS2081ARDB
  232. out_le32(GPIO4_GPDIR_ADDR, (1 << 21 |
  233. in_le32(GPIO4_GPDIR_ADDR)));
  234. out_le32(GPIO4_GPDAT_ADDR, (~(1 << 21) &
  235. in_le32(GPIO4_GPDAT_ADDR)));
  236. #endif
  237. if (hwconfig("sdhc"))
  238. config_board_mux(MUX_TYPE_SDHC);
  239. if (adjust_vdd(0))
  240. printf("Warning: Adjusting core voltage failed.\n");
  241. /*
  242. * Default value of board env is based on filename which is
  243. * ls2080ardb. Modify board env for other supported SoCs
  244. */
  245. if ((SVR_SOC_VER(svr) == SVR_LS2088A) ||
  246. (SVR_SOC_VER(svr) == SVR_LS2048A))
  247. env_set("board", "ls2088ardb");
  248. else if ((SVR_SOC_VER(svr) == SVR_LS2081A) ||
  249. (SVR_SOC_VER(svr) == SVR_LS2041A))
  250. env_set("board", "ls2081ardb");
  251. return 0;
  252. }
  253. void detail_board_ddr_info(void)
  254. {
  255. puts("\nDDR ");
  256. print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
  257. print_ddr_info(0);
  258. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  259. if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
  260. puts("\nDP-DDR ");
  261. print_size(gd->bd->bi_dram[2].size, "");
  262. print_ddr_info(CONFIG_DP_DDR_CTRL);
  263. }
  264. #endif
  265. }
  266. #if defined(CONFIG_ARCH_MISC_INIT)
  267. int arch_misc_init(void)
  268. {
  269. return 0;
  270. }
  271. #endif
  272. #ifdef CONFIG_FSL_MC_ENET
  273. void fdt_fixup_board_enet(void *fdt)
  274. {
  275. int offset;
  276. offset = fdt_path_offset(fdt, "/soc/fsl-mc");
  277. if (offset < 0)
  278. offset = fdt_path_offset(fdt, "/fsl-mc");
  279. if (offset < 0) {
  280. printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
  281. __func__, offset);
  282. return;
  283. }
  284. if ((get_mc_boot_status() == 0) && (get_dpl_apply_status() == 0))
  285. fdt_status_okay(fdt, offset);
  286. else
  287. fdt_status_fail(fdt, offset);
  288. }
  289. void board_quiesce_devices(void)
  290. {
  291. fsl_mc_ldpaa_exit(gd->bd);
  292. }
  293. #endif
  294. #ifdef CONFIG_OF_BOARD_SETUP
  295. void fsl_fdt_fixup_flash(void *fdt)
  296. {
  297. int offset;
  298. /*
  299. * IFC and QSPI are muxed on board.
  300. * So disable IFC node in dts if QSPI is enabled or
  301. * disable QSPI node in dts in case QSPI is not enabled.
  302. */
  303. #ifdef CONFIG_FSL_QSPI
  304. offset = fdt_path_offset(fdt, "/soc/ifc");
  305. if (offset < 0)
  306. offset = fdt_path_offset(fdt, "/ifc");
  307. #else
  308. offset = fdt_path_offset(fdt, "/soc/quadspi");
  309. if (offset < 0)
  310. offset = fdt_path_offset(fdt, "/quadspi");
  311. #endif
  312. if (offset < 0)
  313. return;
  314. fdt_status_disabled(fdt, offset);
  315. }
  316. int ft_board_setup(void *blob, bd_t *bd)
  317. {
  318. u64 base[CONFIG_NR_DRAM_BANKS];
  319. u64 size[CONFIG_NR_DRAM_BANKS];
  320. ft_cpu_setup(blob, bd);
  321. /* fixup DT for the two GPP DDR banks */
  322. base[0] = gd->bd->bi_dram[0].start;
  323. size[0] = gd->bd->bi_dram[0].size;
  324. base[1] = gd->bd->bi_dram[1].start;
  325. size[1] = gd->bd->bi_dram[1].size;
  326. #ifdef CONFIG_RESV_RAM
  327. /* reduce size if reserved memory is within this bank */
  328. if (gd->arch.resv_ram >= base[0] &&
  329. gd->arch.resv_ram < base[0] + size[0])
  330. size[0] = gd->arch.resv_ram - base[0];
  331. else if (gd->arch.resv_ram >= base[1] &&
  332. gd->arch.resv_ram < base[1] + size[1])
  333. size[1] = gd->arch.resv_ram - base[1];
  334. #endif
  335. fdt_fixup_memory_banks(blob, base, size, 2);
  336. fdt_fsl_mc_fixup_iommu_map_entry(blob);
  337. fsl_fdt_fixup_dr_usb(blob, bd);
  338. fsl_fdt_fixup_flash(blob);
  339. #ifdef CONFIG_FSL_MC_ENET
  340. fdt_fixup_board_enet(blob);
  341. #endif
  342. return 0;
  343. }
  344. #endif
  345. void qixis_dump_switch(void)
  346. {
  347. #ifdef CONFIG_FSL_QIXIS
  348. int i, nr_of_cfgsw;
  349. QIXIS_WRITE(cms[0], 0x00);
  350. nr_of_cfgsw = QIXIS_READ(cms[1]);
  351. puts("DIP switch settings dump:\n");
  352. for (i = 1; i <= nr_of_cfgsw; i++) {
  353. QIXIS_WRITE(cms[0], i);
  354. printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
  355. }
  356. #endif
  357. }
  358. /*
  359. * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
  360. * Both slots has 0x54, resulting 2nd slot unusable.
  361. */
  362. void update_spd_address(unsigned int ctrl_num,
  363. unsigned int slot,
  364. unsigned int *addr)
  365. {
  366. #ifndef CONFIG_TARGET_LS2081ARDB
  367. #ifdef CONFIG_FSL_QIXIS
  368. u8 sw;
  369. sw = QIXIS_READ(arch);
  370. if ((sw & 0xf) < 0x3) {
  371. if (ctrl_num == 1 && slot == 0)
  372. *addr = SPD_EEPROM_ADDRESS4;
  373. else if (ctrl_num == 1 && slot == 1)
  374. *addr = SPD_EEPROM_ADDRESS3;
  375. }
  376. #endif
  377. #endif
  378. }