fsl_ddr_sdram.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #ifndef FSL_DDR_MEMCTL_H
  9. #define FSL_DDR_MEMCTL_H
  10. /*
  11. * Pick a basic DDR Technology.
  12. */
  13. #include <ddr_spd.h>
  14. #include <fsl_ddrc_version.h>
  15. #define SDRAM_TYPE_DDR1 2
  16. #define SDRAM_TYPE_DDR2 3
  17. #define SDRAM_TYPE_LPDDR1 6
  18. #define SDRAM_TYPE_DDR3 7
  19. #define SDRAM_TYPE_DDR4 5
  20. #define DDR_BL4 4 /* burst length 4 */
  21. #define DDR_BC4 DDR_BL4 /* burst chop for ddr3 */
  22. #define DDR_OTF 6 /* on-the-fly BC4 and BL8 */
  23. #define DDR_BL8 8 /* burst length 8 */
  24. #define DDR3_RTT_OFF 0
  25. #define DDR3_RTT_60_OHM 1 /* RTT_Nom = RZQ/4 */
  26. #define DDR3_RTT_120_OHM 2 /* RTT_Nom = RZQ/2 */
  27. #define DDR3_RTT_40_OHM 3 /* RTT_Nom = RZQ/6 */
  28. #define DDR3_RTT_20_OHM 4 /* RTT_Nom = RZQ/12 */
  29. #define DDR3_RTT_30_OHM 5 /* RTT_Nom = RZQ/8 */
  30. #define DDR2_RTT_OFF 0
  31. #define DDR2_RTT_75_OHM 1
  32. #define DDR2_RTT_150_OHM 2
  33. #define DDR2_RTT_50_OHM 3
  34. #if defined(CONFIG_SYS_FSL_DDR1)
  35. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (1)
  36. typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
  37. #ifndef CONFIG_FSL_SDRAM_TYPE
  38. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR1
  39. #endif
  40. #elif defined(CONFIG_SYS_FSL_DDR2)
  41. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3)
  42. typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
  43. #ifndef CONFIG_FSL_SDRAM_TYPE
  44. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR2
  45. #endif
  46. #elif defined(CONFIG_SYS_FSL_DDR3)
  47. typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
  48. #ifndef CONFIG_FSL_SDRAM_TYPE
  49. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR3
  50. #endif
  51. #elif defined(CONFIG_SYS_FSL_DDR4)
  52. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3) /* FIXME */
  53. typedef struct ddr4_spd_eeprom_s generic_spd_eeprom_t;
  54. #ifndef CONFIG_FSL_SDRAM_TYPE
  55. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR4
  56. #endif
  57. #endif /* #if defined(CONFIG_SYS_FSL_DDR1) */
  58. #define FSL_DDR_ODT_NEVER 0x0
  59. #define FSL_DDR_ODT_CS 0x1
  60. #define FSL_DDR_ODT_ALL_OTHER_CS 0x2
  61. #define FSL_DDR_ODT_OTHER_DIMM 0x3
  62. #define FSL_DDR_ODT_ALL 0x4
  63. #define FSL_DDR_ODT_SAME_DIMM 0x5
  64. #define FSL_DDR_ODT_CS_AND_OTHER_DIMM 0x6
  65. #define FSL_DDR_ODT_OTHER_CS_ONSAMEDIMM 0x7
  66. /* define bank(chip select) interleaving mode */
  67. #define FSL_DDR_CS0_CS1 0x40
  68. #define FSL_DDR_CS2_CS3 0x20
  69. #define FSL_DDR_CS0_CS1_AND_CS2_CS3 (FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
  70. #define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
  71. /* define memory controller interleaving mode */
  72. #define FSL_DDR_CACHE_LINE_INTERLEAVING 0x0
  73. #define FSL_DDR_PAGE_INTERLEAVING 0x1
  74. #define FSL_DDR_BANK_INTERLEAVING 0x2
  75. #define FSL_DDR_SUPERBANK_INTERLEAVING 0x3
  76. #define FSL_DDR_256B_INTERLEAVING 0x8
  77. #define FSL_DDR_3WAY_1KB_INTERLEAVING 0xA
  78. #define FSL_DDR_3WAY_4KB_INTERLEAVING 0xC
  79. #define FSL_DDR_3WAY_8KB_INTERLEAVING 0xD
  80. /* placeholder for 4-way interleaving */
  81. #define FSL_DDR_4WAY_1KB_INTERLEAVING 0x1A
  82. #define FSL_DDR_4WAY_4KB_INTERLEAVING 0x1C
  83. #define FSL_DDR_4WAY_8KB_INTERLEAVING 0x1D
  84. #define SDRAM_CS_CONFIG_EN 0x80000000
  85. /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
  86. */
  87. #define SDRAM_CFG_MEM_EN 0x80000000
  88. #define SDRAM_CFG_SREN 0x40000000
  89. #define SDRAM_CFG_ECC_EN 0x20000000
  90. #define SDRAM_CFG_RD_EN 0x10000000
  91. #define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
  92. #define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
  93. #define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
  94. #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
  95. #define SDRAM_CFG_DYN_PWR 0x00200000
  96. #define SDRAM_CFG_DBW_MASK 0x00180000
  97. #define SDRAM_CFG_DBW_SHIFT 19
  98. #define SDRAM_CFG_32_BE 0x00080000
  99. #define SDRAM_CFG_16_BE 0x00100000
  100. #define SDRAM_CFG_8_BE 0x00040000
  101. #define SDRAM_CFG_NCAP 0x00020000
  102. #define SDRAM_CFG_2T_EN 0x00008000
  103. #define SDRAM_CFG_BI 0x00000001
  104. #define SDRAM_CFG2_FRC_SR 0x80000000
  105. #define SDRAM_CFG2_D_INIT 0x00000010
  106. #define SDRAM_CFG2_ODT_CFG_MASK 0x00600000
  107. #define SDRAM_CFG2_ODT_NEVER 0
  108. #define SDRAM_CFG2_ODT_ONLY_WRITE 1
  109. #define SDRAM_CFG2_ODT_ONLY_READ 2
  110. #define SDRAM_CFG2_ODT_ALWAYS 3
  111. #define TIMING_CFG_2_CPO_MASK 0x0F800000
  112. #if defined(CONFIG_SYS_FSL_DDR_VER) && \
  113. (CONFIG_SYS_FSL_DDR_VER > FSL_DDR_VER_4_4)
  114. #define RD_TO_PRE_MASK 0xf
  115. #define RD_TO_PRE_SHIFT 13
  116. #define WR_DATA_DELAY_MASK 0xf
  117. #define WR_DATA_DELAY_SHIFT 9
  118. #else
  119. #define RD_TO_PRE_MASK 0x7
  120. #define RD_TO_PRE_SHIFT 13
  121. #define WR_DATA_DELAY_MASK 0x7
  122. #define WR_DATA_DELAY_SHIFT 10
  123. #endif
  124. /* DDR_MD_CNTL */
  125. #define MD_CNTL_MD_EN 0x80000000
  126. #define MD_CNTL_CS_SEL_CS0 0x00000000
  127. #define MD_CNTL_CS_SEL_CS1 0x10000000
  128. #define MD_CNTL_CS_SEL_CS2 0x20000000
  129. #define MD_CNTL_CS_SEL_CS3 0x30000000
  130. #define MD_CNTL_CS_SEL_CS0_CS1 0x40000000
  131. #define MD_CNTL_CS_SEL_CS2_CS3 0x50000000
  132. #define MD_CNTL_MD_SEL_MR 0x00000000
  133. #define MD_CNTL_MD_SEL_EMR 0x01000000
  134. #define MD_CNTL_MD_SEL_EMR2 0x02000000
  135. #define MD_CNTL_MD_SEL_EMR3 0x03000000
  136. #define MD_CNTL_SET_REF 0x00800000
  137. #define MD_CNTL_SET_PRE 0x00400000
  138. #define MD_CNTL_CKE_CNTL_LOW 0x00100000
  139. #define MD_CNTL_CKE_CNTL_HIGH 0x00200000
  140. #define MD_CNTL_WRCW 0x00080000
  141. #define MD_CNTL_MD_VALUE(x) (x & 0x0000FFFF)
  142. /* DDR_CDR1 */
  143. #define DDR_CDR1_DHC_EN 0x80000000
  144. #define DDR_CDR1_ODT_SHIFT 17
  145. #define DDR_CDR1_ODT_MASK 0x6
  146. #define DDR_CDR2_ODT_MASK 0x1
  147. #define DDR_CDR1_ODT(x) ((x & DDR_CDR1_ODT_MASK) << DDR_CDR1_ODT_SHIFT)
  148. #define DDR_CDR2_ODT(x) (x & DDR_CDR2_ODT_MASK)
  149. #define DDR_CDR2_VREF_OVRD(x) (0x00008080 | ((((x) - 37) & 0x3F) << 8))
  150. #define DDR_CDR2_VREF_TRAIN_EN 0x00000080
  151. #if (defined(CONFIG_SYS_FSL_DDR_VER) && \
  152. (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7))
  153. #ifdef CONFIG_SYS_FSL_DDR3L
  154. #define DDR_CDR_ODT_OFF 0x0
  155. #define DDR_CDR_ODT_120ohm 0x1
  156. #define DDR_CDR_ODT_200ohm 0x2
  157. #define DDR_CDR_ODT_75ohm 0x3
  158. #define DDR_CDR_ODT_60ohm 0x5
  159. #define DDR_CDR_ODT_46ohm 0x7
  160. #elif defined(CONFIG_SYS_FSL_DDR4)
  161. #define DDR_CDR_ODT_OFF 0x0
  162. #define DDR_CDR_ODT_100ohm 0x1
  163. #define DDR_CDR_ODT_120OHM 0x2
  164. #define DDR_CDR_ODT_80ohm 0x3
  165. #define DDR_CDR_ODT_60ohm 0x4
  166. #define DDR_CDR_ODT_40ohm 0x5
  167. #define DDR_CDR_ODT_50ohm 0x6
  168. #define DDR_CDR_ODT_30ohm 0x7
  169. #else
  170. #define DDR_CDR_ODT_OFF 0x0
  171. #define DDR_CDR_ODT_120ohm 0x1
  172. #define DDR_CDR_ODT_180ohm 0x2
  173. #define DDR_CDR_ODT_75ohm 0x3
  174. #define DDR_CDR_ODT_110ohm 0x4
  175. #define DDR_CDR_ODT_60hm 0x5
  176. #define DDR_CDR_ODT_70ohm 0x6
  177. #define DDR_CDR_ODT_47ohm 0x7
  178. #endif /* DDR3L */
  179. #else
  180. #define DDR_CDR_ODT_75ohm 0x0
  181. #define DDR_CDR_ODT_55ohm 0x1
  182. #define DDR_CDR_ODT_60ohm 0x2
  183. #define DDR_CDR_ODT_50ohm 0x3
  184. #define DDR_CDR_ODT_150ohm 0x4
  185. #define DDR_CDR_ODT_43ohm 0x5
  186. #define DDR_CDR_ODT_120ohm 0x6
  187. #endif
  188. #define DDR_INIT_ADDR_EXT_UIA (1 << 31)
  189. /* Record of register values computed */
  190. typedef struct fsl_ddr_cfg_regs_s {
  191. struct {
  192. unsigned int bnds;
  193. unsigned int config;
  194. unsigned int config_2;
  195. } cs[CONFIG_CHIP_SELECTS_PER_CTRL];
  196. unsigned int timing_cfg_3;
  197. unsigned int timing_cfg_0;
  198. unsigned int timing_cfg_1;
  199. unsigned int timing_cfg_2;
  200. unsigned int ddr_sdram_cfg;
  201. unsigned int ddr_sdram_cfg_2;
  202. unsigned int ddr_sdram_cfg_3;
  203. unsigned int ddr_sdram_mode;
  204. unsigned int ddr_sdram_mode_2;
  205. unsigned int ddr_sdram_mode_3;
  206. unsigned int ddr_sdram_mode_4;
  207. unsigned int ddr_sdram_mode_5;
  208. unsigned int ddr_sdram_mode_6;
  209. unsigned int ddr_sdram_mode_7;
  210. unsigned int ddr_sdram_mode_8;
  211. unsigned int ddr_sdram_mode_9;
  212. unsigned int ddr_sdram_mode_10;
  213. unsigned int ddr_sdram_mode_11;
  214. unsigned int ddr_sdram_mode_12;
  215. unsigned int ddr_sdram_mode_13;
  216. unsigned int ddr_sdram_mode_14;
  217. unsigned int ddr_sdram_mode_15;
  218. unsigned int ddr_sdram_mode_16;
  219. unsigned int ddr_sdram_md_cntl;
  220. unsigned int ddr_sdram_interval;
  221. unsigned int ddr_data_init;
  222. unsigned int ddr_sdram_clk_cntl;
  223. unsigned int ddr_init_addr;
  224. unsigned int ddr_init_ext_addr;
  225. unsigned int timing_cfg_4;
  226. unsigned int timing_cfg_5;
  227. unsigned int timing_cfg_6;
  228. unsigned int timing_cfg_7;
  229. unsigned int timing_cfg_8;
  230. unsigned int timing_cfg_9;
  231. unsigned int ddr_zq_cntl;
  232. unsigned int ddr_wrlvl_cntl;
  233. unsigned int ddr_wrlvl_cntl_2;
  234. unsigned int ddr_wrlvl_cntl_3;
  235. unsigned int ddr_sr_cntr;
  236. unsigned int ddr_sdram_rcw_1;
  237. unsigned int ddr_sdram_rcw_2;
  238. unsigned int ddr_sdram_rcw_3;
  239. unsigned int ddr_sdram_rcw_4;
  240. unsigned int ddr_sdram_rcw_5;
  241. unsigned int ddr_sdram_rcw_6;
  242. unsigned int dq_map_0;
  243. unsigned int dq_map_1;
  244. unsigned int dq_map_2;
  245. unsigned int dq_map_3;
  246. unsigned int ddr_eor;
  247. unsigned int ddr_cdr1;
  248. unsigned int ddr_cdr2;
  249. unsigned int err_disable;
  250. unsigned int err_int_en;
  251. unsigned int debug[32];
  252. } fsl_ddr_cfg_regs_t;
  253. typedef struct memctl_options_partial_s {
  254. unsigned int all_dimms_ecc_capable;
  255. unsigned int all_dimms_tckmax_ps;
  256. unsigned int all_dimms_burst_lengths_bitmask;
  257. unsigned int all_dimms_registered;
  258. unsigned int all_dimms_unbuffered;
  259. /* unsigned int lowest_common_spd_caslat; */
  260. unsigned int all_dimms_minimum_trcd_ps;
  261. } memctl_options_partial_t;
  262. #define DDR_DATA_BUS_WIDTH_64 0
  263. #define DDR_DATA_BUS_WIDTH_32 1
  264. #define DDR_DATA_BUS_WIDTH_16 2
  265. #define DDR_CSWL_CS0 0x04000001
  266. /*
  267. * Generalized parameters for memory controller configuration,
  268. * might be a little specific to the FSL memory controller
  269. */
  270. typedef struct memctl_options_s {
  271. /*
  272. * Memory organization parameters
  273. *
  274. * if DIMM is present in the system
  275. * where DIMMs are with respect to chip select
  276. * where chip selects are with respect to memory boundaries
  277. */
  278. unsigned int registered_dimm_en; /* use registered DIMM support */
  279. /* Options local to a Chip Select */
  280. struct cs_local_opts_s {
  281. unsigned int auto_precharge;
  282. unsigned int odt_rd_cfg;
  283. unsigned int odt_wr_cfg;
  284. unsigned int odt_rtt_norm;
  285. unsigned int odt_rtt_wr;
  286. } cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
  287. /* Special configurations for chip select */
  288. unsigned int memctl_interleaving;
  289. unsigned int memctl_interleaving_mode;
  290. unsigned int ba_intlv_ctl;
  291. unsigned int addr_hash;
  292. /* Operational mode parameters */
  293. unsigned int ecc_mode; /* Use ECC? */
  294. /* Initialize ECC using memory controller? */
  295. unsigned int ecc_init_using_memctl;
  296. unsigned int dqs_config; /* Use DQS? maybe only with DDR2? */
  297. /* SREN - self-refresh during sleep */
  298. unsigned int self_refresh_in_sleep;
  299. unsigned int dynamic_power; /* DYN_PWR */
  300. /* memory data width to use (16-bit, 32-bit, 64-bit) */
  301. unsigned int data_bus_width;
  302. unsigned int burst_length; /* BL4, OTF and BL8 */
  303. /* On-The-Fly Burst Chop enable */
  304. unsigned int otf_burst_chop_en;
  305. /* mirrior DIMMs for DDR3 */
  306. unsigned int mirrored_dimm;
  307. unsigned int quad_rank_present;
  308. unsigned int ap_en; /* address parity enable for RDIMM */
  309. unsigned int x4_en; /* enable x4 devices */
  310. /* Global Timing Parameters */
  311. unsigned int cas_latency_override;
  312. unsigned int cas_latency_override_value;
  313. unsigned int use_derated_caslat;
  314. unsigned int additive_latency_override;
  315. unsigned int additive_latency_override_value;
  316. unsigned int clk_adjust; /* */
  317. unsigned int cpo_override;
  318. unsigned int write_data_delay; /* DQS adjust */
  319. unsigned int cswl_override;
  320. unsigned int wrlvl_override;
  321. unsigned int wrlvl_sample; /* Write leveling */
  322. unsigned int wrlvl_start;
  323. unsigned int wrlvl_ctl_2;
  324. unsigned int wrlvl_ctl_3;
  325. unsigned int half_strength_driver_enable;
  326. unsigned int twot_en;
  327. unsigned int threet_en;
  328. unsigned int bstopre;
  329. unsigned int tfaw_window_four_activates_ps; /* tFAW -- FOUR_ACT */
  330. /* Rtt impedance */
  331. unsigned int rtt_override; /* rtt_override enable */
  332. unsigned int rtt_override_value; /* that is Rtt_Nom for DDR3 */
  333. unsigned int rtt_wr_override_value; /* this is Rtt_WR for DDR3 */
  334. /* Automatic self refresh */
  335. unsigned int auto_self_refresh_en;
  336. unsigned int sr_it;
  337. /* ZQ calibration */
  338. unsigned int zq_en;
  339. /* Write leveling */
  340. unsigned int wrlvl_en;
  341. /* RCW override for RDIMM */
  342. unsigned int rcw_override;
  343. unsigned int rcw_1;
  344. unsigned int rcw_2;
  345. /* control register 1 */
  346. unsigned int ddr_cdr1;
  347. unsigned int ddr_cdr2;
  348. unsigned int trwt_override;
  349. unsigned int trwt; /* read-to-write turnaround */
  350. } memctl_options_t;
  351. phys_size_t fsl_ddr_sdram(void);
  352. phys_size_t fsl_ddr_sdram_size(void);
  353. phys_size_t fsl_other_ddr_sdram(unsigned long long base,
  354. unsigned int first_ctrl,
  355. unsigned int num_ctrls,
  356. unsigned int dimm_slots_per_ctrl,
  357. int (*board_need_reset)(void),
  358. void (*board_reset)(void),
  359. void (*board_de_reset)(void));
  360. extern int fsl_use_spd(void);
  361. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  362. unsigned int ctrl_num, int step);
  363. u32 fsl_ddr_get_intl3r(void);
  364. void print_ddr_info(unsigned int start_ctrl);
  365. static void __board_assert_mem_reset(void)
  366. {
  367. }
  368. static void __board_deassert_mem_reset(void)
  369. {
  370. }
  371. void board_assert_mem_reset(void)
  372. __attribute__((weak, alias("__board_assert_mem_reset")));
  373. void board_deassert_mem_reset(void)
  374. __attribute__((weak, alias("__board_deassert_mem_reset")));
  375. static int __board_need_mem_reset(void)
  376. {
  377. return 0;
  378. }
  379. int board_need_mem_reset(void)
  380. __attribute__((weak, alias("__board_need_mem_reset")));
  381. #if defined(CONFIG_DEEP_SLEEP)
  382. void board_mem_sleep_setup(void);
  383. bool is_warm_boot(void);
  384. int fsl_dp_resume(void);
  385. #endif
  386. /*
  387. * The 85xx boards have a common prototype for fixed_sdram so put the
  388. * declaration here.
  389. */
  390. #ifdef CONFIG_MPC85xx
  391. extern phys_size_t fixed_sdram(void);
  392. #endif
  393. #if defined(CONFIG_DDR_ECC)
  394. extern void ddr_enable_ecc(unsigned int dram_size);
  395. #endif
  396. typedef struct fixed_ddr_parm{
  397. int min_freq;
  398. int max_freq;
  399. fsl_ddr_cfg_regs_t *ddr_settings;
  400. } fixed_ddr_parm_t;
  401. #endif