mpc85xx_ddr_gen3.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <asm/processor.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. /*
  16. * regs has the to-be-set values for DDR controller registers
  17. * ctrl_num is the DDR controller number
  18. * step: 0 goes through the initialization in one pass
  19. * 1 sets registers and returns before enabling controller
  20. * 2 resumes from step 1 and continues to initialize
  21. * Dividing the initialization to two steps to deassert DDR reset signal
  22. * to comply with JEDEC specs for RDIMMs.
  23. */
  24. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  25. unsigned int ctrl_num, int step)
  26. {
  27. unsigned int i, bus_width;
  28. struct ccsr_ddr __iomem *ddr;
  29. u32 temp_sdram_cfg;
  30. u32 total_gb_size_per_controller;
  31. int timeout;
  32. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  33. int timeout_save;
  34. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  35. unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
  36. int csn = -1;
  37. #endif
  38. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  39. u32 save1, save2;
  40. #endif
  41. switch (ctrl_num) {
  42. case 0:
  43. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  44. break;
  45. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  46. case 1:
  47. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  48. break;
  49. #endif
  50. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  51. case 2:
  52. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  53. break;
  54. #endif
  55. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  56. case 3:
  57. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  58. break;
  59. #endif
  60. default:
  61. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  62. return;
  63. }
  64. if (step == 2)
  65. goto step2;
  66. if (regs->ddr_eor)
  67. out_be32(&ddr->eor, regs->ddr_eor);
  68. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  69. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  70. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  71. cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
  72. cs_ea = regs->cs[i].bnds & 0xfff;
  73. if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
  74. csn = i;
  75. csn_bnds_backup = regs->cs[i].bnds;
  76. csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
  77. if (cs_ea > 0xeff)
  78. *csn_bnds_t = regs->cs[i].bnds + 0x01000000;
  79. else
  80. *csn_bnds_t = regs->cs[i].bnds + 0x01000100;
  81. debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
  82. "change it to 0x%x\n",
  83. csn, csn_bnds_backup, regs->cs[i].bnds);
  84. break;
  85. }
  86. }
  87. #endif
  88. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  89. if (i == 0) {
  90. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  91. out_be32(&ddr->cs0_config, regs->cs[i].config);
  92. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  93. } else if (i == 1) {
  94. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  95. out_be32(&ddr->cs1_config, regs->cs[i].config);
  96. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  97. } else if (i == 2) {
  98. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  99. out_be32(&ddr->cs2_config, regs->cs[i].config);
  100. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  101. } else if (i == 3) {
  102. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  103. out_be32(&ddr->cs3_config, regs->cs[i].config);
  104. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  105. }
  106. }
  107. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  108. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  109. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  110. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  111. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  112. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  113. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  114. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  115. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  116. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  117. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  118. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  119. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  120. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  121. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  122. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  123. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  124. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  125. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  126. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  127. #ifndef CONFIG_SYS_FSL_DDR_EMU
  128. /*
  129. * Skip these two registers if running on emulator
  130. * because emulator doesn't have skew between bytes.
  131. */
  132. if (regs->ddr_wrlvl_cntl_2)
  133. out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  134. if (regs->ddr_wrlvl_cntl_3)
  135. out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  136. #endif
  137. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  138. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  139. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  140. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  141. #ifdef CONFIG_DEEP_SLEEP
  142. if (is_warm_boot()) {
  143. out_be32(&ddr->sdram_cfg_2,
  144. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  145. out_be32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  146. out_be32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  147. /* DRAM VRef will not be trained */
  148. out_be32(&ddr->ddr_cdr2,
  149. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  150. } else
  151. #endif
  152. {
  153. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  154. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  155. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  156. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  157. }
  158. out_be32(&ddr->err_disable, regs->err_disable);
  159. out_be32(&ddr->err_int_en, regs->err_int_en);
  160. for (i = 0; i < 32; i++) {
  161. if (regs->debug[i]) {
  162. debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]);
  163. out_be32(&ddr->debug[i], regs->debug[i]);
  164. }
  165. }
  166. #ifdef CONFIG_SYS_FSL_ERRATUM_A_004934
  167. out_be32(&ddr->debug[28], 0x30003000);
  168. #endif
  169. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  170. out_be32(&ddr->debug[12], 0x00000015);
  171. out_be32(&ddr->debug[21], 0x24000000);
  172. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
  173. /*
  174. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  175. * deasserted. Clocks start when any chip select is enabled and clock
  176. * control register is set. Because all DDR components are connected to
  177. * one reset signal, this needs to be done in two steps. Step 1 is to
  178. * get the clocks started. Step 2 resumes after reset signal is
  179. * deasserted.
  180. */
  181. if (step == 1) {
  182. udelay(200);
  183. return;
  184. }
  185. step2:
  186. /* Set, but do not enable the memory */
  187. temp_sdram_cfg = regs->ddr_sdram_cfg;
  188. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  189. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  190. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  191. debug("Workaround for ERRATUM_DDR_A003\n");
  192. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  193. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  194. out_be32(&ddr->debug[2], 0x00000400);
  195. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  196. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  197. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  198. out_be32(&ddr->mtcr, 0);
  199. save1 = in_be32(&ddr->debug[12]);
  200. save2 = in_be32(&ddr->debug[21]);
  201. out_be32(&ddr->debug[12], 0x00000015);
  202. out_be32(&ddr->debug[21], 0x24000000);
  203. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  204. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  205. asm volatile("sync;isync");
  206. while (!(in_be32(&ddr->debug[1]) & 0x2))
  207. ;
  208. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  209. case 0x00000000:
  210. out_be32(&ddr->sdram_md_cntl,
  211. MD_CNTL_MD_EN |
  212. MD_CNTL_CS_SEL_CS0_CS1 |
  213. 0x04000000 |
  214. MD_CNTL_WRCW |
  215. MD_CNTL_MD_VALUE(0x02));
  216. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  217. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  218. break;
  219. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  220. ;
  221. out_be32(&ddr->sdram_md_cntl,
  222. MD_CNTL_MD_EN |
  223. MD_CNTL_CS_SEL_CS2_CS3 |
  224. 0x04000000 |
  225. MD_CNTL_WRCW |
  226. MD_CNTL_MD_VALUE(0x02));
  227. #endif
  228. break;
  229. case 0x00100000:
  230. out_be32(&ddr->sdram_md_cntl,
  231. MD_CNTL_MD_EN |
  232. MD_CNTL_CS_SEL_CS0_CS1 |
  233. 0x04000000 |
  234. MD_CNTL_WRCW |
  235. MD_CNTL_MD_VALUE(0x0a));
  236. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  237. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  238. break;
  239. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  240. ;
  241. out_be32(&ddr->sdram_md_cntl,
  242. MD_CNTL_MD_EN |
  243. MD_CNTL_CS_SEL_CS2_CS3 |
  244. 0x04000000 |
  245. MD_CNTL_WRCW |
  246. MD_CNTL_MD_VALUE(0x0a));
  247. #endif
  248. break;
  249. case 0x00200000:
  250. out_be32(&ddr->sdram_md_cntl,
  251. MD_CNTL_MD_EN |
  252. MD_CNTL_CS_SEL_CS0_CS1 |
  253. 0x04000000 |
  254. MD_CNTL_WRCW |
  255. MD_CNTL_MD_VALUE(0x12));
  256. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  257. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  258. break;
  259. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  260. ;
  261. out_be32(&ddr->sdram_md_cntl,
  262. MD_CNTL_MD_EN |
  263. MD_CNTL_CS_SEL_CS2_CS3 |
  264. 0x04000000 |
  265. MD_CNTL_WRCW |
  266. MD_CNTL_MD_VALUE(0x12));
  267. #endif
  268. break;
  269. case 0x00300000:
  270. out_be32(&ddr->sdram_md_cntl,
  271. MD_CNTL_MD_EN |
  272. MD_CNTL_CS_SEL_CS0_CS1 |
  273. 0x04000000 |
  274. MD_CNTL_WRCW |
  275. MD_CNTL_MD_VALUE(0x1a));
  276. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  277. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  278. break;
  279. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  280. ;
  281. out_be32(&ddr->sdram_md_cntl,
  282. MD_CNTL_MD_EN |
  283. MD_CNTL_CS_SEL_CS2_CS3 |
  284. 0x04000000 |
  285. MD_CNTL_WRCW |
  286. MD_CNTL_MD_VALUE(0x1a));
  287. #endif
  288. break;
  289. default:
  290. out_be32(&ddr->sdram_md_cntl,
  291. MD_CNTL_MD_EN |
  292. MD_CNTL_CS_SEL_CS0_CS1 |
  293. 0x04000000 |
  294. MD_CNTL_WRCW |
  295. MD_CNTL_MD_VALUE(0x02));
  296. #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
  297. if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
  298. break;
  299. while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
  300. ;
  301. out_be32(&ddr->sdram_md_cntl,
  302. MD_CNTL_MD_EN |
  303. MD_CNTL_CS_SEL_CS2_CS3 |
  304. 0x04000000 |
  305. MD_CNTL_WRCW |
  306. MD_CNTL_MD_VALUE(0x02));
  307. #endif
  308. printf("Unsupported RC10\n");
  309. break;
  310. }
  311. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  312. ;
  313. udelay(6);
  314. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  315. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  316. out_be32(&ddr->debug[2], 0x0);
  317. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  318. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  319. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  320. out_be32(&ddr->debug[12], save1);
  321. out_be32(&ddr->debug[21], save2);
  322. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  323. }
  324. #endif
  325. /*
  326. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  327. * when operatiing in 32-bit bus mode with 4-beat bursts,
  328. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  329. */
  330. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  331. debug("Workaround for ERRATUM_DDR_115\n");
  332. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  333. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  334. /* set DEBUG_1[31] */
  335. setbits_be32(&ddr->debug[0], 1);
  336. }
  337. #endif
  338. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  339. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  340. /*
  341. * This is the combined workaround for DDR111 and DDR134
  342. * following the published errata for MPC8572
  343. */
  344. /* 1. Set EEBACR[3] */
  345. setbits_be32(&ecm->eebacr, 0x10000000);
  346. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  347. /* 2. Set DINIT in SDRAM_CFG_2*/
  348. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  349. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  350. in_be32(&ddr->sdram_cfg_2));
  351. /* 3. Set DEBUG_3[21] */
  352. setbits_be32(&ddr->debug[2], 0x400);
  353. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  354. #endif /* part 1 of the workaound */
  355. /*
  356. * 500 painful micro-seconds must elapse between
  357. * the DDR clock setup and the DDR config enable.
  358. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  359. * we choose the max, that is 500 us for all of case.
  360. */
  361. udelay(500);
  362. asm volatile("sync;isync");
  363. #ifdef CONFIG_DEEP_SLEEP
  364. if (is_warm_boot()) {
  365. /* enter self-refresh */
  366. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
  367. /* do board specific memory setup */
  368. board_mem_sleep_setup();
  369. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  370. } else
  371. #endif
  372. temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI);
  373. /* Let the controller go */
  374. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  375. asm volatile("sync;isync");
  376. total_gb_size_per_controller = 0;
  377. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  378. if (!(regs->cs[i].config & 0x80000000))
  379. continue;
  380. total_gb_size_per_controller += 1 << (
  381. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  382. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  383. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  384. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  385. 26); /* minus 26 (count of 64M) */
  386. }
  387. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  388. total_gb_size_per_controller *= 3;
  389. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  390. total_gb_size_per_controller <<= 1;
  391. /*
  392. * total memory / bus width = transactions needed
  393. * transactions needed / data rate = seconds
  394. * to add plenty of buffer, double the time
  395. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  396. * Let's wait for 800ms
  397. */
  398. bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK)
  399. >> SDRAM_CFG_DBW_SHIFT);
  400. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  401. (get_ddr_freq(0) >> 20)) << 1;
  402. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  403. timeout_save = timeout;
  404. #endif
  405. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  406. debug("total %d GB\n", total_gb_size_per_controller);
  407. debug("Need to wait up to %d * 10ms\n", timeout);
  408. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  409. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  410. (timeout >= 0)) {
  411. udelay(10000); /* throttle polling rate */
  412. timeout--;
  413. }
  414. if (timeout <= 0)
  415. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  416. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  417. /* continue this workaround */
  418. /* 4. Clear DEBUG3[21] */
  419. clrbits_be32(&ddr->debug[2], 0x400);
  420. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  421. /* DDR134 workaround starts */
  422. /* A: Clear sdram_cfg_2[odt_cfg] */
  423. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  424. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  425. in_be32(&ddr->sdram_cfg_2));
  426. /* B: Set DEBUG1[15] */
  427. setbits_be32(&ddr->debug[0], 0x10000);
  428. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  429. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  430. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  431. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  432. in_be32(&ddr->timing_cfg_2));
  433. /* D: Set D6 to 0x9f9f9f9f */
  434. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  435. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  436. /* E: Set D7 to 0x9f9f9f9f */
  437. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  438. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  439. /* F: Set D2[20] */
  440. setbits_be32(&ddr->debug[1], 0x800);
  441. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  442. /* G: Poll on D2[20] until cleared */
  443. while (in_be32(&ddr->debug[1]) & 0x800)
  444. udelay(10000); /* throttle polling rate */
  445. /* H: Clear D1[15] */
  446. clrbits_be32(&ddr->debug[0], 0x10000);
  447. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  448. /* I: Set sdram_cfg_2[odt_cfg] */
  449. setbits_be32(&ddr->sdram_cfg_2,
  450. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  451. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  452. /* Continuing with the DDR111 workaround */
  453. /* 5. Set D2[21] */
  454. setbits_be32(&ddr->debug[1], 0x400);
  455. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  456. /* 6. Poll D2[21] until its cleared */
  457. while (in_be32(&ddr->debug[1]) & 0x400)
  458. udelay(10000); /* throttle polling rate */
  459. /* 7. Wait for state machine 2nd run, roughly 400ms/GB */
  460. debug("Wait for %d * 10ms\n", timeout_save);
  461. udelay(timeout_save * 10000);
  462. /* 8. Set sdram_cfg_2[dinit] if options requires */
  463. setbits_be32(&ddr->sdram_cfg_2,
  464. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  465. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  466. /* 9. Poll until dinit is cleared */
  467. timeout = timeout_save;
  468. debug("Need to wait up to %d * 10ms\n", timeout);
  469. while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  470. (timeout >= 0)) {
  471. udelay(10000); /* throttle polling rate */
  472. timeout--;
  473. }
  474. if (timeout <= 0)
  475. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  476. /* 10. Clear EEBACR[3] */
  477. clrbits_be32(&ecm->eebacr, 10000000);
  478. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  479. if (csn != -1) {
  480. csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
  481. *csn_bnds_t = csn_bnds_backup;
  482. debug("Change cs%d_bnds back to 0x%08x\n",
  483. csn, regs->cs[csn].bnds);
  484. setbits_be32(&ddr->sdram_cfg, 0x2); /* MEM_HALT */
  485. switch (csn) {
  486. case 0:
  487. out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
  488. break;
  489. case 1:
  490. out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
  491. break;
  492. case 2:
  493. out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
  494. break;
  495. case 3:
  496. out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
  497. break;
  498. }
  499. clrbits_be32(&ddr->sdram_cfg, 0x2);
  500. }
  501. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  502. #ifdef CONFIG_DEEP_SLEEP
  503. if (is_warm_boot())
  504. /* exit self-refresh */
  505. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
  506. #endif
  507. }