fsl_ddr_gen4.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <fsl_ddr_sdram.h>
  9. #include <asm/processor.h>
  10. #include <fsl_immap.h>
  11. #include <fsl_ddr.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. /*
  16. * regs has the to-be-set values for DDR controller registers
  17. * ctrl_num is the DDR controller number
  18. * step: 0 goes through the initialization in one pass
  19. * 1 sets registers and returns before enabling controller
  20. * 2 resumes from step 1 and continues to initialize
  21. * Dividing the initialization to two steps to deassert DDR reset signal
  22. * to comply with JEDEC specs for RDIMMs.
  23. */
  24. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  25. unsigned int ctrl_num, int step)
  26. {
  27. unsigned int i, bus_width;
  28. struct ccsr_ddr __iomem *ddr;
  29. u32 temp_sdram_cfg;
  30. u32 total_gb_size_per_controller;
  31. int timeout;
  32. switch (ctrl_num) {
  33. case 0:
  34. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  35. break;
  36. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  37. case 1:
  38. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  39. break;
  40. #endif
  41. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  42. case 2:
  43. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  44. break;
  45. #endif
  46. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  47. case 3:
  48. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  49. break;
  50. #endif
  51. default:
  52. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  53. return;
  54. }
  55. if (step == 2)
  56. goto step2;
  57. if (regs->ddr_eor)
  58. ddr_out32(&ddr->eor, regs->ddr_eor);
  59. ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  60. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  61. if (i == 0) {
  62. ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
  63. ddr_out32(&ddr->cs0_config, regs->cs[i].config);
  64. ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
  65. } else if (i == 1) {
  66. ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
  67. ddr_out32(&ddr->cs1_config, regs->cs[i].config);
  68. ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
  69. } else if (i == 2) {
  70. ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
  71. ddr_out32(&ddr->cs2_config, regs->cs[i].config);
  72. ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
  73. } else if (i == 3) {
  74. ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
  75. ddr_out32(&ddr->cs3_config, regs->cs[i].config);
  76. ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
  77. }
  78. }
  79. ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  80. ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  81. ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  82. ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  83. ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  84. ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  85. ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6);
  86. ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7);
  87. ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8);
  88. ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9);
  89. ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  90. ddr_out32(&ddr->dq_map_0, regs->dq_map_0);
  91. ddr_out32(&ddr->dq_map_1, regs->dq_map_1);
  92. ddr_out32(&ddr->dq_map_2, regs->dq_map_2);
  93. ddr_out32(&ddr->dq_map_3, regs->dq_map_3);
  94. ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3);
  95. ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  96. ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  97. ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  98. ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  99. ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  100. ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  101. ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  102. ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  103. ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9);
  104. ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10);
  105. ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11);
  106. ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12);
  107. ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13);
  108. ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14);
  109. ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15);
  110. ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16);
  111. ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  112. ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  113. ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
  114. ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  115. #ifndef CONFIG_SYS_FSL_DDR_EMU
  116. /*
  117. * Skip these two registers if running on emulator
  118. * because emulator doesn't have skew between bytes.
  119. */
  120. if (regs->ddr_wrlvl_cntl_2)
  121. ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  122. if (regs->ddr_wrlvl_cntl_3)
  123. ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  124. #endif
  125. ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  126. ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  127. ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  128. ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3);
  129. ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4);
  130. ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5);
  131. ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6);
  132. ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  133. #ifdef CONFIG_DEEP_SLEEP
  134. if (is_warm_boot()) {
  135. ddr_out32(&ddr->sdram_cfg_2,
  136. regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
  137. ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  138. ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
  139. /* DRAM VRef will not be trained */
  140. ddr_out32(&ddr->ddr_cdr2,
  141. regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
  142. } else
  143. #endif
  144. {
  145. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  146. ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
  147. ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  148. ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  149. }
  150. ddr_out32(&ddr->err_disable, regs->err_disable);
  151. ddr_out32(&ddr->err_int_en, regs->err_int_en);
  152. for (i = 0; i < 32; i++) {
  153. if (regs->debug[i]) {
  154. debug("Write to debug_%d as %08x\n",
  155. i+1, regs->debug[i]);
  156. ddr_out32(&ddr->debug[i], regs->debug[i]);
  157. }
  158. }
  159. /*
  160. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  161. * deasserted. Clocks start when any chip select is enabled and clock
  162. * control register is set. Because all DDR components are connected to
  163. * one reset signal, this needs to be done in two steps. Step 1 is to
  164. * get the clocks started. Step 2 resumes after reset signal is
  165. * deasserted.
  166. */
  167. if (step == 1) {
  168. udelay(200);
  169. return;
  170. }
  171. step2:
  172. /* Set, but do not enable the memory */
  173. temp_sdram_cfg = regs->ddr_sdram_cfg;
  174. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  175. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg);
  176. /*
  177. * 500 painful micro-seconds must elapse between
  178. * the DDR clock setup and the DDR config enable.
  179. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  180. * we choose the max, that is 500 us for all of case.
  181. */
  182. udelay(500);
  183. mb();
  184. isb();
  185. #ifdef CONFIG_DEEP_SLEEP
  186. if (is_warm_boot()) {
  187. /* enter self-refresh */
  188. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
  189. temp_sdram_cfg |= SDRAM_CFG2_FRC_SR;
  190. ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  191. /* do board specific memory setup */
  192. board_mem_sleep_setup();
  193. temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
  194. } else
  195. #endif
  196. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  197. /* Let the controller go */
  198. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  199. mb();
  200. isb();
  201. total_gb_size_per_controller = 0;
  202. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  203. if (!(regs->cs[i].config & 0x80000000))
  204. continue;
  205. total_gb_size_per_controller += 1 << (
  206. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  207. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  208. ((regs->cs[i].config >> 4) & 0x3) + 0 +
  209. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  210. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  211. 26); /* minus 26 (count of 64M) */
  212. }
  213. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  214. total_gb_size_per_controller *= 3;
  215. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  216. total_gb_size_per_controller <<= 1;
  217. /*
  218. * total memory / bus width = transactions needed
  219. * transactions needed / data rate = seconds
  220. * to add plenty of buffer, double the time
  221. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  222. * Let's wait for 800ms
  223. */
  224. bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK)
  225. >> SDRAM_CFG_DBW_SHIFT);
  226. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  227. (get_ddr_freq(0) >> 20)) << 2;
  228. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  229. debug("total %d GB\n", total_gb_size_per_controller);
  230. debug("Need to wait up to %d * 10ms\n", timeout);
  231. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  232. while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  233. (timeout >= 0)) {
  234. udelay(10000); /* throttle polling rate */
  235. timeout--;
  236. }
  237. if (timeout <= 0)
  238. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  239. #ifdef CONFIG_DEEP_SLEEP
  240. if (is_warm_boot()) {
  241. /* exit self-refresh */
  242. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
  243. temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR;
  244. ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  245. }
  246. #endif
  247. }