spl.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright (C) 2012 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/pl310.h>
  9. #include <asm/u-boot.h>
  10. #include <asm/utils.h>
  11. #include <image.h>
  12. #include <asm/arch/reset_manager.h>
  13. #include <spl.h>
  14. #include <asm/arch/system_manager.h>
  15. #include <asm/arch/freeze_controller.h>
  16. #include <asm/arch/clock_manager.h>
  17. #include <asm/arch/scan_manager.h>
  18. #include <asm/arch/sdram.h>
  19. #include <asm/arch/scu.h>
  20. #include <asm/arch/nic301.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. static struct pl310_regs *const pl310 =
  23. (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
  24. static struct scu_registers *scu_regs =
  25. (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
  26. static struct nic301_registers *nic301_regs =
  27. (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
  28. static struct socfpga_system_manager *sysmgr_regs =
  29. (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
  30. u32 spl_boot_device(void)
  31. {
  32. const u32 bsel = readl(&sysmgr_regs->bootinfo);
  33. switch (bsel & 0x7) {
  34. case 0x1: /* FPGA (HPS2FPGA Bridge) */
  35. return BOOT_DEVICE_RAM;
  36. case 0x2: /* NAND Flash (1.8V) */
  37. case 0x3: /* NAND Flash (3.0V) */
  38. return BOOT_DEVICE_NAND;
  39. case 0x4: /* SD/MMC External Transceiver (1.8V) */
  40. case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
  41. socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
  42. socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
  43. return BOOT_DEVICE_MMC1;
  44. case 0x6: /* QSPI Flash (1.8V) */
  45. case 0x7: /* QSPI Flash (3.0V) */
  46. socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
  47. return BOOT_DEVICE_SPI;
  48. default:
  49. printf("Invalid boot device (bsel=%08x)!\n", bsel);
  50. hang();
  51. }
  52. }
  53. #ifdef CONFIG_SPL_MMC_SUPPORT
  54. u32 spl_boot_mode(void)
  55. {
  56. #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
  57. return MMCSD_MODE_FS;
  58. #else
  59. return MMCSD_MODE_RAW;
  60. #endif
  61. }
  62. #endif
  63. static void socfpga_nic301_slave_ns(void)
  64. {
  65. writel(0x1, &nic301_regs->lwhps2fpgaregs);
  66. writel(0x1, &nic301_regs->hps2fpgaregs);
  67. writel(0x1, &nic301_regs->acp);
  68. writel(0x1, &nic301_regs->rom);
  69. writel(0x1, &nic301_regs->ocram);
  70. writel(0x1, &nic301_regs->sdrdata);
  71. }
  72. void board_init_f(ulong dummy)
  73. {
  74. #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
  75. const struct cm_config *cm_default_cfg = cm_get_default_config();
  76. #endif
  77. unsigned long sdram_size;
  78. unsigned long reg;
  79. /*
  80. * First C code to run. Clear fake OCRAM ECC first as SBE
  81. * and DBE might triggered during power on
  82. */
  83. reg = readl(&sysmgr_regs->eccgrp_ocram);
  84. if (reg & SYSMGR_ECC_OCRAM_SERR)
  85. writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
  86. &sysmgr_regs->eccgrp_ocram);
  87. if (reg & SYSMGR_ECC_OCRAM_DERR)
  88. writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
  89. &sysmgr_regs->eccgrp_ocram);
  90. memset(__bss_start, 0, __bss_end - __bss_start);
  91. socfpga_nic301_slave_ns();
  92. /* Configure ARM MPU SNSAC register. */
  93. setbits_le32(&scu_regs->sacr, 0xfff);
  94. /* Remap SDRAM to 0x0 */
  95. writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
  96. writel(0x1, &pl310->pl310_addr_filter_start);
  97. #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
  98. debug("Freezing all I/O banks\n");
  99. /* freeze all IO banks */
  100. sys_mgr_frzctrl_freeze_req();
  101. /* Put everything into reset but L4WD0. */
  102. socfpga_per_reset_all();
  103. /* Put FPGA bridges into reset too. */
  104. socfpga_bridges_reset(1);
  105. socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
  106. socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
  107. socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
  108. timer_init();
  109. debug("Reconfigure Clock Manager\n");
  110. /* reconfigure the PLLs */
  111. cm_basic_init(cm_default_cfg);
  112. /* Enable bootrom to configure IOs. */
  113. sysmgr_config_warmrstcfgio(1);
  114. /* configure the IOCSR / IO buffer settings */
  115. if (scan_mgr_configure_iocsr())
  116. hang();
  117. sysmgr_config_warmrstcfgio(0);
  118. /* configure the pin muxing through system manager */
  119. sysmgr_config_warmrstcfgio(1);
  120. sysmgr_pinmux_init();
  121. sysmgr_config_warmrstcfgio(0);
  122. #endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
  123. /* De-assert reset for peripherals and bridges based on handoff */
  124. reset_deassert_peripherals_handoff();
  125. socfpga_bridges_reset(0);
  126. debug("Unfreezing/Thaw all I/O banks\n");
  127. /* unfreeze / thaw all IO banks */
  128. sys_mgr_frzctrl_thaw_req();
  129. /* enable console uart printing */
  130. preloader_console_init();
  131. if (sdram_mmr_init_full(0xffffffff) != 0) {
  132. puts("SDRAM init failed.\n");
  133. hang();
  134. }
  135. debug("SDRAM: Calibrating PHY\n");
  136. /* SDRAM calibration */
  137. if (sdram_calibration_full() == 0) {
  138. puts("SDRAM calibration failed.\n");
  139. hang();
  140. }
  141. sdram_size = sdram_calculate_size();
  142. debug("SDRAM: %ld MiB\n", sdram_size >> 20);
  143. /* Sanity check ensure correct SDRAM size specified */
  144. if (get_ram_size(0, sdram_size) != sdram_size) {
  145. puts("SDRAM size check failed!\n");
  146. hang();
  147. }
  148. socfpga_bridges_reset(1);
  149. /* Configure simple malloc base pointer into RAM. */
  150. gd->malloc_base = CONFIG_SYS_TEXT_BASE + (1024 * 1024);
  151. }