zynq_gem.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * (C) Copyright 2011 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * Based on Xilinx gmac driver:
  7. * (C) Copyright 2011 Xilinx
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <net.h>
  13. #include <config.h>
  14. #include <malloc.h>
  15. #include <asm/io.h>
  16. #include <phy.h>
  17. #include <miiphy.h>
  18. #include <watchdog.h>
  19. #include <asm/arch/hardware.h>
  20. #include <asm/arch/sys_proto.h>
  21. #if !defined(CONFIG_PHYLIB)
  22. # error XILINX_GEM_ETHERNET requires PHYLIB
  23. #endif
  24. /* Bit/mask specification */
  25. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  26. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  27. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  28. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  29. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  30. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  31. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  32. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  33. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  34. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  35. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  36. /* Wrap bit, last descriptor */
  37. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  38. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  39. #define ZYNQ_GEM_TXSR_HRESPNOK_MASK 0x00000100 /* Transmit hresp not OK */
  40. #define ZYNQ_GEM_TXSR_URUN_MASK 0x00000040 /* Transmit underrun */
  41. /* Transmit buffs exhausted mid frame */
  42. #define ZYNQ_GEM_TXSR_BUFEXH_MASK 0x00000010
  43. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  44. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  45. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  46. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  47. #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
  48. #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
  49. #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
  50. #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
  51. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000080000 /* Div pclk by 32, 80MHz */
  52. #define ZYNQ_GEM_NWCFG_MDCCLKDIV2 0x0000c0000 /* Div pclk by 48, 120MHz */
  53. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_NWCFG_FDEN | \
  54. ZYNQ_GEM_NWCFG_FSREM | \
  55. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  56. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  57. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  58. /* Use full configured addressable space (8 Kb) */
  59. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  60. /* Use full configured addressable space (4 Kb) */
  61. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  62. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  63. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  64. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  65. ZYNQ_GEM_DMACR_RXSIZE | \
  66. ZYNQ_GEM_DMACR_TXSIZE | \
  67. ZYNQ_GEM_DMACR_RXBUF)
  68. /* Use MII register 1 (MII status register) to detect PHY */
  69. #define PHY_DETECT_REG 1
  70. /* Mask used to verify certain PHY features (or register contents)
  71. * in the register above:
  72. * 0x1000: 10Mbps full duplex support
  73. * 0x0800: 10Mbps half duplex support
  74. * 0x0008: Auto-negotiation support
  75. */
  76. #define PHY_DETECT_MASK 0x1808
  77. /* Device registers */
  78. struct zynq_gem_regs {
  79. u32 nwctrl; /* Network Control reg */
  80. u32 nwcfg; /* Network Config reg */
  81. u32 nwsr; /* Network Status reg */
  82. u32 reserved1;
  83. u32 dmacr; /* DMA Control reg */
  84. u32 txsr; /* TX Status reg */
  85. u32 rxqbase; /* RX Q Base address reg */
  86. u32 txqbase; /* TX Q Base address reg */
  87. u32 rxsr; /* RX Status reg */
  88. u32 reserved2[2];
  89. u32 idr; /* Interrupt Disable reg */
  90. u32 reserved3;
  91. u32 phymntnc; /* Phy Maintaince reg */
  92. u32 reserved4[18];
  93. u32 hashl; /* Hash Low address reg */
  94. u32 hashh; /* Hash High address reg */
  95. #define LADDR_LOW 0
  96. #define LADDR_HIGH 1
  97. u32 laddr[4][LADDR_HIGH + 1]; /* Specific1 addr low/high reg */
  98. u32 match[4]; /* Type ID1 Match reg */
  99. u32 reserved6[18];
  100. u32 stat[44]; /* Octects transmitted Low reg - stat start */
  101. };
  102. /* BD descriptors */
  103. struct emac_bd {
  104. u32 addr; /* Next descriptor pointer */
  105. u32 status;
  106. };
  107. #define RX_BUF 3
  108. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  109. struct zynq_gem_priv {
  110. struct emac_bd tx_bd;
  111. struct emac_bd rx_bd[RX_BUF];
  112. char rxbuffers[RX_BUF * PKTSIZE_ALIGN];
  113. u32 rxbd_current;
  114. u32 rx_first_buf;
  115. int phyaddr;
  116. u32 emio;
  117. int init;
  118. struct phy_device *phydev;
  119. struct mii_dev *bus;
  120. };
  121. static inline int mdio_wait(struct eth_device *dev)
  122. {
  123. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  124. u32 timeout = 200;
  125. /* Wait till MDIO interface is ready to accept a new transaction. */
  126. while (--timeout) {
  127. if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
  128. break;
  129. WATCHDOG_RESET();
  130. }
  131. if (!timeout) {
  132. printf("%s: Timeout\n", __func__);
  133. return 1;
  134. }
  135. return 0;
  136. }
  137. static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum,
  138. u32 op, u16 *data)
  139. {
  140. u32 mgtcr;
  141. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  142. if (mdio_wait(dev))
  143. return 1;
  144. /* Construct mgtcr mask for the operation */
  145. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  146. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  147. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  148. /* Write mgtcr and wait for completion */
  149. writel(mgtcr, &regs->phymntnc);
  150. if (mdio_wait(dev))
  151. return 1;
  152. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  153. *data = readl(&regs->phymntnc);
  154. return 0;
  155. }
  156. static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val)
  157. {
  158. return phy_setup_op(dev, phy_addr, regnum,
  159. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  160. }
  161. static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data)
  162. {
  163. return phy_setup_op(dev, phy_addr, regnum,
  164. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  165. }
  166. static void phy_detection(struct eth_device *dev)
  167. {
  168. int i;
  169. u16 phyreg;
  170. struct zynq_gem_priv *priv = dev->priv;
  171. if (priv->phyaddr != -1) {
  172. phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  173. if ((phyreg != 0xFFFF) &&
  174. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  175. /* Found a valid PHY address */
  176. debug("Default phy address %d is valid\n",
  177. priv->phyaddr);
  178. return;
  179. } else {
  180. debug("PHY address is not setup correctly %d\n",
  181. priv->phyaddr);
  182. priv->phyaddr = -1;
  183. }
  184. }
  185. debug("detecting phy address\n");
  186. if (priv->phyaddr == -1) {
  187. /* detect the PHY address */
  188. for (i = 31; i >= 0; i--) {
  189. phyread(dev, i, PHY_DETECT_REG, &phyreg);
  190. if ((phyreg != 0xFFFF) &&
  191. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  192. /* Found a valid PHY address */
  193. priv->phyaddr = i;
  194. debug("Found valid phy address, %d\n", i);
  195. return;
  196. }
  197. }
  198. }
  199. printf("PHY is not detected\n");
  200. }
  201. static int zynq_gem_setup_mac(struct eth_device *dev)
  202. {
  203. u32 i, macaddrlow, macaddrhigh;
  204. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  205. /* Set the MAC bits [31:0] in BOT */
  206. macaddrlow = dev->enetaddr[0];
  207. macaddrlow |= dev->enetaddr[1] << 8;
  208. macaddrlow |= dev->enetaddr[2] << 16;
  209. macaddrlow |= dev->enetaddr[3] << 24;
  210. /* Set MAC bits [47:32] in TOP */
  211. macaddrhigh = dev->enetaddr[4];
  212. macaddrhigh |= dev->enetaddr[5] << 8;
  213. for (i = 0; i < 4; i++) {
  214. writel(0, &regs->laddr[i][LADDR_LOW]);
  215. writel(0, &regs->laddr[i][LADDR_HIGH]);
  216. /* Do not use MATCHx register */
  217. writel(0, &regs->match[i]);
  218. }
  219. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  220. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  221. return 0;
  222. }
  223. static int zynq_gem_init(struct eth_device *dev, bd_t * bis)
  224. {
  225. u32 i, rclk, clk = 0;
  226. struct phy_device *phydev;
  227. const u32 stat_size = (sizeof(struct zynq_gem_regs) -
  228. offsetof(struct zynq_gem_regs, stat)) / 4;
  229. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  230. struct zynq_gem_priv *priv = dev->priv;
  231. const u32 supported = SUPPORTED_10baseT_Half |
  232. SUPPORTED_10baseT_Full |
  233. SUPPORTED_100baseT_Half |
  234. SUPPORTED_100baseT_Full |
  235. SUPPORTED_1000baseT_Half |
  236. SUPPORTED_1000baseT_Full;
  237. if (!priv->init) {
  238. /* Disable all interrupts */
  239. writel(0xFFFFFFFF, &regs->idr);
  240. /* Disable the receiver & transmitter */
  241. writel(0, &regs->nwctrl);
  242. writel(0, &regs->txsr);
  243. writel(0, &regs->rxsr);
  244. writel(0, &regs->phymntnc);
  245. /* Clear the Hash registers for the mac address
  246. * pointed by AddressPtr
  247. */
  248. writel(0x0, &regs->hashl);
  249. /* Write bits [63:32] in TOP */
  250. writel(0x0, &regs->hashh);
  251. /* Clear all counters */
  252. for (i = 0; i <= stat_size; i++)
  253. readl(&regs->stat[i]);
  254. /* Setup RxBD space */
  255. memset(&(priv->rx_bd), 0, sizeof(priv->rx_bd));
  256. /* Create the RxBD ring */
  257. memset(&(priv->rxbuffers), 0, sizeof(priv->rxbuffers));
  258. for (i = 0; i < RX_BUF; i++) {
  259. priv->rx_bd[i].status = 0xF0000000;
  260. priv->rx_bd[i].addr =
  261. (u32)((char *)&(priv->rxbuffers) +
  262. (i * PKTSIZE_ALIGN));
  263. }
  264. /* WRAP bit to last BD */
  265. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  266. /* Write RxBDs to IP */
  267. writel((u32)&(priv->rx_bd), &regs->rxqbase);
  268. /* Setup for DMA Configuration register */
  269. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  270. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  271. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  272. priv->init++;
  273. }
  274. phy_detection(dev);
  275. /* interface - look at tsec */
  276. phydev = phy_connect(priv->bus, priv->phyaddr, dev, 0);
  277. phydev->supported = supported | ADVERTISED_Pause |
  278. ADVERTISED_Asym_Pause;
  279. phydev->advertising = phydev->supported;
  280. priv->phydev = phydev;
  281. phy_config(phydev);
  282. phy_startup(phydev);
  283. switch (phydev->speed) {
  284. case SPEED_1000:
  285. writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
  286. &regs->nwcfg);
  287. rclk = (0 << 4) | (1 << 0);
  288. clk = (1 << 20) | (8 << 8) | (0 << 4) | (1 << 0);
  289. break;
  290. case SPEED_100:
  291. clrsetbits_le32(&regs->nwcfg, ZYNQ_GEM_NWCFG_SPEED1000,
  292. ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100);
  293. rclk = 1 << 0;
  294. clk = (5 << 20) | (8 << 8) | (0 << 4) | (1 << 0);
  295. break;
  296. case SPEED_10:
  297. rclk = 1 << 0;
  298. /* FIXME untested */
  299. clk = (5 << 20) | (8 << 8) | (0 << 4) | (1 << 0);
  300. break;
  301. }
  302. /* Change the rclk and clk only not using EMIO interface */
  303. if (!priv->emio)
  304. zynq_slcr_gem_clk_setup(dev->iobase !=
  305. ZYNQ_GEM_BASEADDR0, rclk, clk);
  306. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  307. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  308. return 0;
  309. }
  310. static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
  311. {
  312. u32 status;
  313. struct zynq_gem_priv *priv = dev->priv;
  314. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  315. const u32 mask = ZYNQ_GEM_TXSR_HRESPNOK_MASK | \
  316. ZYNQ_GEM_TXSR_URUN_MASK | ZYNQ_GEM_TXSR_BUFEXH_MASK;
  317. /* setup BD */
  318. writel((u32)&(priv->tx_bd), &regs->txqbase);
  319. /* Setup Tx BD */
  320. memset((void *)&(priv->tx_bd), 0, sizeof(struct emac_bd));
  321. priv->tx_bd.addr = (u32)ptr;
  322. priv->tx_bd.status = len | ZYNQ_GEM_TXBUF_LAST_MASK;
  323. /* Start transmit */
  324. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  325. /* Read the stat register to know if the packet has been transmitted */
  326. status = readl(&regs->txsr);
  327. if (status & mask)
  328. printf("Something has gone wrong here!? Status is 0x%x.\n",
  329. status);
  330. /* Clear Tx status register before leaving . */
  331. writel(status, &regs->txsr);
  332. return 0;
  333. }
  334. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  335. static int zynq_gem_recv(struct eth_device *dev)
  336. {
  337. int frame_len;
  338. struct zynq_gem_priv *priv = dev->priv;
  339. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  340. struct emac_bd *first_bd;
  341. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  342. return 0;
  343. if (!(current_bd->status &
  344. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  345. printf("GEM: SOF or EOF not set for last buffer received!\n");
  346. return 0;
  347. }
  348. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  349. if (frame_len) {
  350. NetReceive((u8 *) (current_bd->addr &
  351. ZYNQ_GEM_RXBUF_ADD_MASK), frame_len);
  352. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
  353. priv->rx_first_buf = priv->rxbd_current;
  354. else {
  355. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  356. current_bd->status = 0xF0000000; /* FIXME */
  357. }
  358. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  359. first_bd = &priv->rx_bd[priv->rx_first_buf];
  360. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  361. first_bd->status = 0xF0000000;
  362. }
  363. if ((++priv->rxbd_current) >= RX_BUF)
  364. priv->rxbd_current = 0;
  365. }
  366. return frame_len;
  367. }
  368. static void zynq_gem_halt(struct eth_device *dev)
  369. {
  370. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  371. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  372. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  373. }
  374. static int zynq_gem_miiphyread(const char *devname, uchar addr,
  375. uchar reg, ushort *val)
  376. {
  377. struct eth_device *dev = eth_get_dev();
  378. int ret;
  379. ret = phyread(dev, addr, reg, val);
  380. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
  381. return ret;
  382. }
  383. static int zynq_gem_miiphy_write(const char *devname, uchar addr,
  384. uchar reg, ushort val)
  385. {
  386. struct eth_device *dev = eth_get_dev();
  387. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
  388. return phywrite(dev, addr, reg, val);
  389. }
  390. int zynq_gem_initialize(bd_t *bis, int base_addr, int phy_addr, u32 emio)
  391. {
  392. struct eth_device *dev;
  393. struct zynq_gem_priv *priv;
  394. dev = calloc(1, sizeof(*dev));
  395. if (dev == NULL)
  396. return -1;
  397. dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
  398. if (dev->priv == NULL) {
  399. free(dev);
  400. return -1;
  401. }
  402. priv = dev->priv;
  403. priv->phyaddr = phy_addr;
  404. priv->emio = emio;
  405. sprintf(dev->name, "Gem.%x", base_addr);
  406. dev->iobase = base_addr;
  407. dev->init = zynq_gem_init;
  408. dev->halt = zynq_gem_halt;
  409. dev->send = zynq_gem_send;
  410. dev->recv = zynq_gem_recv;
  411. dev->write_hwaddr = zynq_gem_setup_mac;
  412. eth_register(dev);
  413. miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
  414. priv->bus = miiphy_get_dev_by_name(dev->name);
  415. return 1;
  416. }