sh_eth.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * sh_eth.h - Driver for Renesas SuperH ethernet controler.
  3. *
  4. * Copyright (C) 2008 - 2012 Renesas Solutions Corp.
  5. * Copyright (c) 2008 - 2012 Nobuhiro Iwamatsu
  6. * Copyright (c) 2007 Carlos Munoz <carlos@kenati.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <netdev.h>
  11. #include <asm/types.h>
  12. #define SHETHER_NAME "sh_eth"
  13. #if defined(CONFIG_SH)
  14. /* Malloc returns addresses in the P1 area (cacheable). However we need to
  15. use area P2 (non-cacheable) */
  16. #define ADDR_TO_P2(addr) ((((int)(addr) & ~0xe0000000) | 0xa0000000))
  17. /* The ethernet controller needs to use physical addresses */
  18. #if defined(CONFIG_SH_32BIT)
  19. #define ADDR_TO_PHY(addr) ((((int)(addr) & ~0xe0000000) | 0x40000000))
  20. #else
  21. #define ADDR_TO_PHY(addr) ((int)(addr) & ~0xe0000000)
  22. #endif
  23. #elif defined(CONFIG_ARM)
  24. #define inl readl
  25. #define outl writel
  26. #define ADDR_TO_PHY(addr) ((int)(addr))
  27. #define ADDR_TO_P2(addr) (addr)
  28. #endif /* defined(CONFIG_SH) */
  29. /* Number of supported ports */
  30. #define MAX_PORT_NUM 2
  31. /* Buffers must be big enough to hold the largest ethernet frame. Also, rx
  32. buffers must be a multiple of 32 bytes */
  33. #define MAX_BUF_SIZE (48 * 32)
  34. /* The number of tx descriptors must be large enough to point to 5 or more
  35. frames. If each frame uses 2 descriptors, at least 10 descriptors are needed.
  36. We use one descriptor per frame */
  37. #define NUM_TX_DESC 8
  38. /* The size of the tx descriptor is determined by how much padding is used.
  39. 4, 20, or 52 bytes of padding can be used */
  40. #define TX_DESC_PADDING 4
  41. #define TX_DESC_SIZE (12 + TX_DESC_PADDING)
  42. /* Tx descriptor. We always use 3 bytes of padding */
  43. struct tx_desc_s {
  44. volatile u32 td0;
  45. u32 td1;
  46. u32 td2; /* Buffer start */
  47. u32 padding;
  48. };
  49. /* There is no limitation in the number of rx descriptors */
  50. #define NUM_RX_DESC 8
  51. /* The size of the rx descriptor is determined by how much padding is used.
  52. 4, 20, or 52 bytes of padding can be used */
  53. #define RX_DESC_PADDING 4
  54. #define RX_DESC_SIZE (12 + RX_DESC_PADDING)
  55. /* Rx descriptor. We always use 4 bytes of padding */
  56. struct rx_desc_s {
  57. volatile u32 rd0;
  58. volatile u32 rd1;
  59. u32 rd2; /* Buffer start */
  60. u32 padding;
  61. };
  62. struct sh_eth_info {
  63. struct tx_desc_s *tx_desc_malloc;
  64. struct tx_desc_s *tx_desc_base;
  65. struct tx_desc_s *tx_desc_cur;
  66. struct rx_desc_s *rx_desc_malloc;
  67. struct rx_desc_s *rx_desc_base;
  68. struct rx_desc_s *rx_desc_cur;
  69. u8 *rx_buf_malloc;
  70. u8 *rx_buf_base;
  71. u8 mac_addr[6];
  72. u8 phy_addr;
  73. struct eth_device *dev;
  74. struct phy_device *phydev;
  75. };
  76. struct sh_eth_dev {
  77. int port;
  78. struct sh_eth_info port_info[MAX_PORT_NUM];
  79. };
  80. /* from linux/drivers/net/ethernet/renesas/sh_eth.h */
  81. enum {
  82. /* E-DMAC registers */
  83. EDSR = 0,
  84. EDMR,
  85. EDTRR,
  86. EDRRR,
  87. EESR,
  88. EESIPR,
  89. TDLAR,
  90. TDFAR,
  91. TDFXR,
  92. TDFFR,
  93. RDLAR,
  94. RDFAR,
  95. RDFXR,
  96. RDFFR,
  97. TRSCER,
  98. RMFCR,
  99. TFTR,
  100. FDR,
  101. RMCR,
  102. EDOCR,
  103. TFUCR,
  104. RFOCR,
  105. FCFTR,
  106. RPADIR,
  107. TRIMD,
  108. RBWAR,
  109. TBRAR,
  110. /* Ether registers */
  111. ECMR,
  112. ECSR,
  113. ECSIPR,
  114. PIR,
  115. PSR,
  116. RDMLR,
  117. PIPR,
  118. RFLR,
  119. IPGR,
  120. APR,
  121. MPR,
  122. PFTCR,
  123. PFRCR,
  124. RFCR,
  125. RFCF,
  126. TPAUSER,
  127. TPAUSECR,
  128. BCFR,
  129. BCFRR,
  130. GECMR,
  131. BCULR,
  132. MAHR,
  133. MALR,
  134. TROCR,
  135. CDCR,
  136. LCCR,
  137. CNDCR,
  138. CEFCR,
  139. FRECR,
  140. TSFRCR,
  141. TLFRCR,
  142. CERCR,
  143. CEECR,
  144. MAFCR,
  145. RTRATE,
  146. CSMR,
  147. RMII_MII,
  148. /* This value must be written at last. */
  149. SH_ETH_MAX_REGISTER_OFFSET,
  150. };
  151. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  152. [EDSR] = 0x0000,
  153. [EDMR] = 0x0400,
  154. [EDTRR] = 0x0408,
  155. [EDRRR] = 0x0410,
  156. [EESR] = 0x0428,
  157. [EESIPR] = 0x0430,
  158. [TDLAR] = 0x0010,
  159. [TDFAR] = 0x0014,
  160. [TDFXR] = 0x0018,
  161. [TDFFR] = 0x001c,
  162. [RDLAR] = 0x0030,
  163. [RDFAR] = 0x0034,
  164. [RDFXR] = 0x0038,
  165. [RDFFR] = 0x003c,
  166. [TRSCER] = 0x0438,
  167. [RMFCR] = 0x0440,
  168. [TFTR] = 0x0448,
  169. [FDR] = 0x0450,
  170. [RMCR] = 0x0458,
  171. [RPADIR] = 0x0460,
  172. [FCFTR] = 0x0468,
  173. [CSMR] = 0x04E4,
  174. [ECMR] = 0x0500,
  175. [ECSR] = 0x0510,
  176. [ECSIPR] = 0x0518,
  177. [PIR] = 0x0520,
  178. [PSR] = 0x0528,
  179. [PIPR] = 0x052c,
  180. [RFLR] = 0x0508,
  181. [APR] = 0x0554,
  182. [MPR] = 0x0558,
  183. [PFTCR] = 0x055c,
  184. [PFRCR] = 0x0560,
  185. [TPAUSER] = 0x0564,
  186. [GECMR] = 0x05b0,
  187. [BCULR] = 0x05b4,
  188. [MAHR] = 0x05c0,
  189. [MALR] = 0x05c8,
  190. [TROCR] = 0x0700,
  191. [CDCR] = 0x0708,
  192. [LCCR] = 0x0710,
  193. [CEFCR] = 0x0740,
  194. [FRECR] = 0x0748,
  195. [TSFRCR] = 0x0750,
  196. [TLFRCR] = 0x0758,
  197. [RFCR] = 0x0760,
  198. [CERCR] = 0x0768,
  199. [CEECR] = 0x0770,
  200. [MAFCR] = 0x0778,
  201. [RMII_MII] = 0x0790,
  202. };
  203. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  204. [ECMR] = 0x0100,
  205. [RFLR] = 0x0108,
  206. [ECSR] = 0x0110,
  207. [ECSIPR] = 0x0118,
  208. [PIR] = 0x0120,
  209. [PSR] = 0x0128,
  210. [RDMLR] = 0x0140,
  211. [IPGR] = 0x0150,
  212. [APR] = 0x0154,
  213. [MPR] = 0x0158,
  214. [TPAUSER] = 0x0164,
  215. [RFCF] = 0x0160,
  216. [TPAUSECR] = 0x0168,
  217. [BCFRR] = 0x016c,
  218. [MAHR] = 0x01c0,
  219. [MALR] = 0x01c8,
  220. [TROCR] = 0x01d0,
  221. [CDCR] = 0x01d4,
  222. [LCCR] = 0x01d8,
  223. [CNDCR] = 0x01dc,
  224. [CEFCR] = 0x01e4,
  225. [FRECR] = 0x01e8,
  226. [TSFRCR] = 0x01ec,
  227. [TLFRCR] = 0x01f0,
  228. [RFCR] = 0x01f4,
  229. [MAFCR] = 0x01f8,
  230. [RTRATE] = 0x01fc,
  231. [EDMR] = 0x0000,
  232. [EDTRR] = 0x0008,
  233. [EDRRR] = 0x0010,
  234. [TDLAR] = 0x0018,
  235. [RDLAR] = 0x0020,
  236. [EESR] = 0x0028,
  237. [EESIPR] = 0x0030,
  238. [TRSCER] = 0x0038,
  239. [RMFCR] = 0x0040,
  240. [TFTR] = 0x0048,
  241. [FDR] = 0x0050,
  242. [RMCR] = 0x0058,
  243. [TFUCR] = 0x0064,
  244. [RFOCR] = 0x0068,
  245. [FCFTR] = 0x0070,
  246. [RPADIR] = 0x0078,
  247. [TRIMD] = 0x007c,
  248. [RBWAR] = 0x00c8,
  249. [RDFAR] = 0x00cc,
  250. [TBRAR] = 0x00d4,
  251. [TDFAR] = 0x00d8,
  252. };
  253. /* Register Address */
  254. #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
  255. #define SH_ETH_TYPE_GETHER
  256. #define BASE_IO_ADDR 0xfee00000
  257. #elif defined(CONFIG_CPU_SH7757) || defined(CONFIG_CPU_SH7752)
  258. #if defined(CONFIG_SH_ETHER_USE_GETHER)
  259. #define SH_ETH_TYPE_GETHER
  260. #define BASE_IO_ADDR 0xfee00000
  261. #else
  262. #define SH_ETH_TYPE_ETHER
  263. #define BASE_IO_ADDR 0xfef00000
  264. #endif
  265. #elif defined(CONFIG_CPU_SH7724)
  266. #define SH_ETH_TYPE_ETHER
  267. #define BASE_IO_ADDR 0xA4600000
  268. #elif defined(CONFIG_R8A7740)
  269. #define SH_ETH_TYPE_GETHER
  270. #define BASE_IO_ADDR 0xE9A00000
  271. #endif
  272. /*
  273. * Register's bits
  274. * Copy from Linux driver source code
  275. */
  276. #if defined(SH_ETH_TYPE_GETHER)
  277. /* EDSR */
  278. enum EDSR_BIT {
  279. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  280. };
  281. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  282. #endif
  283. /* EDMR */
  284. enum DMAC_M_BIT {
  285. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  286. #if defined(SH_ETH_TYPE_GETHER)
  287. EDMR_SRST = 0x03, /* Receive/Send reset */
  288. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  289. EDMR_EL = 0x40, /* Litte endian */
  290. #elif defined(SH_ETH_TYPE_ETHER)
  291. EDMR_SRST = 0x01,
  292. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  293. EDMR_EL = 0x40, /* Litte endian */
  294. #else
  295. EDMR_SRST = 0x01,
  296. #endif
  297. };
  298. /* RFLR */
  299. #define RFLR_RFL_MIN 0x05EE /* Recv Frame length 1518 byte */
  300. /* EDTRR */
  301. enum DMAC_T_BIT {
  302. #if defined(SH_ETH_TYPE_GETHER)
  303. EDTRR_TRNS = 0x03,
  304. #else
  305. EDTRR_TRNS = 0x01,
  306. #endif
  307. };
  308. /* GECMR */
  309. enum GECMR_BIT {
  310. #if defined(CONFIG_CPU_SH7757) || defined(CONFIG_CPU_SH7752)
  311. GECMR_1000B = 0x20, GECMR_100B = 0x01, GECMR_10B = 0x00,
  312. #else
  313. GECMR_1000B = 0x01, GECMR_100B = 0x04, GECMR_10B = 0x00,
  314. #endif
  315. };
  316. /* EDRRR*/
  317. enum EDRRR_R_BIT {
  318. EDRRR_R = 0x01,
  319. };
  320. /* TPAUSER */
  321. enum TPAUSER_BIT {
  322. TPAUSER_TPAUSE = 0x0000ffff,
  323. TPAUSER_UNLIMITED = 0,
  324. };
  325. /* BCFR */
  326. enum BCFR_BIT {
  327. BCFR_RPAUSE = 0x0000ffff,
  328. BCFR_UNLIMITED = 0,
  329. };
  330. /* PIR */
  331. enum PIR_BIT {
  332. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  333. };
  334. /* PSR */
  335. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  336. /* EESR */
  337. enum EESR_BIT {
  338. #if defined(SH_ETH_TYPE_ETHER)
  339. EESR_TWB = 0x40000000,
  340. #else
  341. EESR_TWB = 0xC0000000,
  342. EESR_TC1 = 0x20000000,
  343. EESR_TUC = 0x10000000,
  344. EESR_ROC = 0x80000000,
  345. #endif
  346. EESR_TABT = 0x04000000,
  347. EESR_RABT = 0x02000000, EESR_RFRMER = 0x01000000,
  348. #if defined(SH_ETH_TYPE_ETHER)
  349. EESR_ADE = 0x00800000,
  350. #endif
  351. EESR_ECI = 0x00400000,
  352. EESR_FTC = 0x00200000, EESR_TDE = 0x00100000,
  353. EESR_TFE = 0x00080000, EESR_FRC = 0x00040000,
  354. EESR_RDE = 0x00020000, EESR_RFE = 0x00010000,
  355. #if defined(SH_ETH_TYPE_ETHER)
  356. EESR_CND = 0x00000800,
  357. #endif
  358. EESR_DLC = 0x00000400,
  359. EESR_CD = 0x00000200, EESR_RTO = 0x00000100,
  360. EESR_RMAF = 0x00000080, EESR_CEEF = 0x00000040,
  361. EESR_CELF = 0x00000020, EESR_RRF = 0x00000010,
  362. rESR_RTLF = 0x00000008, EESR_RTSF = 0x00000004,
  363. EESR_PRE = 0x00000002, EESR_CERF = 0x00000001,
  364. };
  365. #if defined(SH_ETH_TYPE_GETHER)
  366. # define TX_CHECK (EESR_TC1 | EESR_FTC)
  367. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  368. | EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI)
  369. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE)
  370. #else
  371. # define TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO)
  372. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  373. | EESR_RFRMER | EESR_ADE | EESR_TFE | EESR_TDE | EESR_ECI)
  374. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE)
  375. #endif
  376. /* EESIPR */
  377. enum DMAC_IM_BIT {
  378. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  379. DMAC_M_RABT = 0x02000000,
  380. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  381. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  382. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  383. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  384. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  385. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  386. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  387. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  388. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  389. DMAC_M_RINT1 = 0x00000001,
  390. };
  391. /* Receive descriptor bit */
  392. enum RD_STS_BIT {
  393. RD_RACT = 0x80000000, RD_RDLE = 0x40000000,
  394. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  395. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  396. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  397. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  398. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  399. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  400. RD_RFS1 = 0x00000001,
  401. };
  402. #define RDF1ST RD_RFP1
  403. #define RDFEND RD_RFP0
  404. #define RD_RFP (RD_RFP1|RD_RFP0)
  405. /* RDFFR*/
  406. enum RDFFR_BIT {
  407. RDFFR_RDLF = 0x01,
  408. };
  409. /* FCFTR */
  410. enum FCFTR_BIT {
  411. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  412. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  413. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  414. };
  415. #define FIFO_F_D_RFF (FCFTR_RFF2|FCFTR_RFF1|FCFTR_RFF0)
  416. #define FIFO_F_D_RFD (FCFTR_RFD2|FCFTR_RFD1|FCFTR_RFD0)
  417. /* Transfer descriptor bit */
  418. enum TD_STS_BIT {
  419. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_ETHER)
  420. TD_TACT = 0x80000000,
  421. #else
  422. TD_TACT = 0x7fffffff,
  423. #endif
  424. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  425. TD_TFP0 = 0x10000000,
  426. };
  427. #define TDF1ST TD_TFP1
  428. #define TDFEND TD_TFP0
  429. #define TD_TFP (TD_TFP1|TD_TFP0)
  430. /* RMCR */
  431. enum RECV_RST_BIT { RMCR_RST = 0x01, };
  432. /* ECMR */
  433. enum FELIC_MODE_BIT {
  434. #if defined(SH_ETH_TYPE_GETHER)
  435. ECMR_TRCCM=0x04000000, ECMR_RCSC= 0x00800000, ECMR_DPAD= 0x00200000,
  436. ECMR_RZPF = 0x00100000,
  437. #endif
  438. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  439. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  440. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  441. ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004, ECMR_DM = 0x00000002,
  442. ECMR_PRM = 0x00000001,
  443. #ifdef CONFIG_CPU_SH7724
  444. ECMR_RTM = 0x00000010,
  445. #endif
  446. };
  447. #if defined(SH_ETH_TYPE_GETHER)
  448. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_ZPF | ECMR_PFR | ECMR_RXF | \
  449. ECMR_TXF | ECMR_MCT)
  450. #elif defined(SH_ETH_TYPE_ETHER)
  451. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF)
  452. #else
  453. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF | ECMR_MCT)
  454. #endif
  455. /* ECSR */
  456. enum ECSR_STATUS_BIT {
  457. #if defined(SH_ETH_TYPE_ETHER)
  458. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  459. #endif
  460. ECSR_LCHNG = 0x04,
  461. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  462. };
  463. #if defined(SH_ETH_TYPE_GETHER)
  464. # define ECSR_INIT (ECSR_ICD | ECSIPR_MPDIP)
  465. #else
  466. # define ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | \
  467. ECSR_LCHNG | ECSR_ICD | ECSIPR_MPDIP)
  468. #endif
  469. /* ECSIPR */
  470. enum ECSIPR_STATUS_MASK_BIT {
  471. #if defined(SH_ETH_TYPE_ETHER)
  472. ECSIPR_BRCRXIP = 0x20,
  473. ECSIPR_PSRTOIP = 0x10,
  474. #elif defined(SH_ETY_TYPE_GETHER)
  475. ECSIPR_PSRTOIP = 0x10,
  476. ECSIPR_PHYIP = 0x08,
  477. #endif
  478. ECSIPR_LCHNGIP = 0x04,
  479. ECSIPR_MPDIP = 0x02,
  480. ECSIPR_ICDIP = 0x01,
  481. };
  482. #if defined(SH_ETH_TYPE_GETHER)
  483. # define ECSIPR_INIT (ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  484. #else
  485. # define ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | \
  486. ECSIPR_ICDIP | ECSIPR_MPDIP)
  487. #endif
  488. /* APR */
  489. enum APR_BIT {
  490. APR_AP = 0x00000004,
  491. };
  492. /* MPR */
  493. enum MPR_BIT {
  494. MPR_MP = 0x00000006,
  495. };
  496. /* TRSCER */
  497. enum DESC_I_BIT {
  498. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  499. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  500. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  501. DESC_I_RINT1 = 0x0001,
  502. };
  503. /* RPADIR */
  504. enum RPADIR_BIT {
  505. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  506. RPADIR_PADR = 0x0003f,
  507. };
  508. #if defined(SH_ETH_TYPE_GETHER)
  509. # define RPADIR_INIT (0x00)
  510. #else
  511. # define RPADIR_INIT (RPADIR_PADS1)
  512. #endif
  513. /* FDR */
  514. enum FIFO_SIZE_BIT {
  515. FIFO_SIZE_T = 0x00000700, FIFO_SIZE_R = 0x00000007,
  516. };
  517. static inline unsigned long sh_eth_reg_addr(struct sh_eth_dev *eth,
  518. int enum_index)
  519. {
  520. #if defined(SH_ETH_TYPE_GETHER)
  521. const u16 *reg_offset = sh_eth_offset_gigabit;
  522. #elif defined(SH_ETH_TYPE_ETHER)
  523. const u16 *reg_offset = sh_eth_offset_fast_sh4;
  524. #else
  525. #error
  526. #endif
  527. return BASE_IO_ADDR + reg_offset[enum_index] + 0x800 * eth->port;
  528. }
  529. static inline void sh_eth_write(struct sh_eth_dev *eth, unsigned long data,
  530. int enum_index)
  531. {
  532. outl(data, sh_eth_reg_addr(eth, enum_index));
  533. }
  534. static inline unsigned long sh_eth_read(struct sh_eth_dev *eth,
  535. int enum_index)
  536. {
  537. return inl(sh_eth_reg_addr(eth, enum_index));
  538. }