ddr3_init.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <spl.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/cpu.h>
  11. #include <asm/arch/soc.h>
  12. #include "ddr3_init.h"
  13. #include "../../../../arch/arm/mach-mvebu/serdes/a38x/sys_env_lib.h"
  14. static struct dlb_config ddr3_dlb_config_table[] = {
  15. {REG_STATIC_DRAM_DLB_CONTROL, 0x2000005c},
  16. {DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0x00880000},
  17. {DLB_AGING_REGISTER, 0x0f7f007f},
  18. {DLB_EVICTION_CONTROL_REG, 0x0000129f},
  19. {DLB_EVICTION_TIMERS_REGISTER_REG, 0x00ff0000},
  20. {DLB_BUS_WEIGHTS_DIFF_CS, 0x04030802},
  21. {DLB_BUS_WEIGHTS_DIFF_BG, 0x00000a02},
  22. {DLB_BUS_WEIGHTS_SAME_BG, 0x09000a01},
  23. {DLB_BUS_WEIGHTS_RD_WR, 0x00020005},
  24. {DLB_BUS_WEIGHTS_ATTR_SYS_PRIO, 0x00060f10},
  25. {DLB_MAIN_QUEUE_MAP, 0x00000543},
  26. {DLB_LINE_SPLIT, 0x00000000},
  27. {DLB_USER_COMMAND_REG, 0x00000000},
  28. {0x0, 0x0}
  29. };
  30. static struct dlb_config ddr3_dlb_config_table_a0[] = {
  31. {REG_STATIC_DRAM_DLB_CONTROL, 0x2000005c},
  32. {DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0x00880000},
  33. {DLB_AGING_REGISTER, 0x0f7f007f},
  34. {DLB_EVICTION_CONTROL_REG, 0x0000129f},
  35. {DLB_EVICTION_TIMERS_REGISTER_REG, 0x00ff0000},
  36. {DLB_BUS_WEIGHTS_DIFF_CS, 0x04030802},
  37. {DLB_BUS_WEIGHTS_DIFF_BG, 0x00000a02},
  38. {DLB_BUS_WEIGHTS_SAME_BG, 0x09000a01},
  39. {DLB_BUS_WEIGHTS_RD_WR, 0x00020005},
  40. {DLB_BUS_WEIGHTS_ATTR_SYS_PRIO, 0x00060f10},
  41. {DLB_MAIN_QUEUE_MAP, 0x00000543},
  42. {DLB_LINE_SPLIT, 0x00000000},
  43. {DLB_USER_COMMAND_REG, 0x00000000},
  44. {0x0, 0x0}
  45. };
  46. #if defined(CONFIG_ARMADA_38X)
  47. struct dram_modes {
  48. char *mode_name;
  49. u8 cpu_freq;
  50. u8 fab_freq;
  51. u8 chip_id;
  52. u8 chip_board_rev;
  53. struct reg_data *regs;
  54. };
  55. struct dram_modes ddr_modes[] = {
  56. #ifdef SUPPORT_STATIC_DUNIT_CONFIG
  57. /* Conf name, CPUFreq, Fab_freq, Chip ID, Chip/Board, MC regs*/
  58. #ifdef CONFIG_CUSTOMER_BOARD_SUPPORT
  59. {"a38x_customer_0_800", DDR_FREQ_800, 0, 0x0, A38X_CUSTOMER_BOARD_ID0,
  60. ddr3_customer_800},
  61. {"a38x_customer_1_800", DDR_FREQ_800, 0, 0x0, A38X_CUSTOMER_BOARD_ID1,
  62. ddr3_customer_800},
  63. #else
  64. {"a38x_533", DDR_FREQ_533, 0, 0x0, MARVELL_BOARD, ddr3_a38x_533},
  65. {"a38x_667", DDR_FREQ_667, 0, 0x0, MARVELL_BOARD, ddr3_a38x_667},
  66. {"a38x_800", DDR_FREQ_800, 0, 0x0, MARVELL_BOARD, ddr3_a38x_800},
  67. {"a38x_933", DDR_FREQ_933, 0, 0x0, MARVELL_BOARD, ddr3_a38x_933},
  68. #endif
  69. #endif
  70. };
  71. #endif /* defined(CONFIG_ARMADA_38X) */
  72. /* Translates topology map definitions to real memory size in bits */
  73. u32 mem_size[] = {
  74. ADDR_SIZE_512MB, ADDR_SIZE_1GB, ADDR_SIZE_2GB, ADDR_SIZE_4GB,
  75. ADDR_SIZE_8GB
  76. };
  77. static char *ddr_type = "DDR3";
  78. /*
  79. * Set 1 to use dynamic DUNIT configuration,
  80. * set 0 (supported for A380 and AC3) to configure DUNIT in values set by
  81. * ddr3_tip_init_specific_reg_config
  82. */
  83. u8 generic_init_controller = 1;
  84. #ifdef SUPPORT_STATIC_DUNIT_CONFIG
  85. static u32 ddr3_get_static_ddr_mode(void);
  86. #endif
  87. static int ddr3_hws_tune_training_params(u8 dev_num);
  88. /* device revision */
  89. #define DEV_VERSION_ID_REG 0x1823c
  90. #define REVISON_ID_OFFS 8
  91. #define REVISON_ID_MASK 0xf00
  92. /* A38x revisions */
  93. #define MV_88F68XX_Z1_ID 0x0
  94. #define MV_88F68XX_A0_ID 0x4
  95. /* A39x revisions */
  96. #define MV_88F69XX_Z1_ID 0x2
  97. /*
  98. * sys_env_device_rev_get - Get Marvell controller device revision number
  99. *
  100. * DESCRIPTION:
  101. * This function returns 8bit describing the device revision as defined
  102. * Revision ID Register.
  103. *
  104. * INPUT:
  105. * None.
  106. *
  107. * OUTPUT:
  108. * None.
  109. *
  110. * RETURN:
  111. * 8bit desscribing Marvell controller revision number
  112. */
  113. u8 sys_env_device_rev_get(void)
  114. {
  115. u32 value;
  116. value = reg_read(DEV_VERSION_ID_REG);
  117. return (value & (REVISON_ID_MASK)) >> REVISON_ID_OFFS;
  118. }
  119. /*
  120. * sys_env_dlb_config_ptr_get
  121. *
  122. * DESCRIPTION: defines pointer to to DLB COnfiguration table
  123. *
  124. * INPUT: none
  125. *
  126. * OUTPUT: pointer to DLB COnfiguration table
  127. *
  128. * RETURN:
  129. * returns pointer to DLB COnfiguration table
  130. */
  131. struct dlb_config *sys_env_dlb_config_ptr_get(void)
  132. {
  133. #ifdef CONFIG_ARMADA_39X
  134. return &ddr3_dlb_config_table_a0[0];
  135. #else
  136. if (sys_env_device_rev_get() == MV_88F68XX_A0_ID)
  137. return &ddr3_dlb_config_table_a0[0];
  138. else
  139. return &ddr3_dlb_config_table[0];
  140. #endif
  141. }
  142. /*
  143. * sys_env_get_cs_ena_from_reg
  144. *
  145. * DESCRIPTION: Get bit mask of enabled CS
  146. *
  147. * INPUT: None
  148. *
  149. * OUTPUT: None
  150. *
  151. * RETURN:
  152. * Bit mask of enabled CS, 1 if only CS0 enabled,
  153. * 3 if both CS0 and CS1 enabled
  154. */
  155. u32 sys_env_get_cs_ena_from_reg(void)
  156. {
  157. return reg_read(REG_DDR3_RANK_CTRL_ADDR) &
  158. REG_DDR3_RANK_CTRL_CS_ENA_MASK;
  159. }
  160. static void ddr3_restore_and_set_final_windows(u32 *win)
  161. {
  162. u32 win_ctrl_reg, num_of_win_regs;
  163. u32 cs_ena = sys_env_get_cs_ena_from_reg();
  164. u32 ui;
  165. win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
  166. num_of_win_regs = 16;
  167. /* Return XBAR windows 4-7 or 16-19 init configuration */
  168. for (ui = 0; ui < num_of_win_regs; ui++)
  169. reg_write((win_ctrl_reg + 0x4 * ui), win[ui]);
  170. printf("%s Training Sequence - Switching XBAR Window to FastPath Window\n",
  171. ddr_type);
  172. #if defined DYNAMIC_CS_SIZE_CONFIG
  173. if (ddr3_fast_path_dynamic_cs_size_config(cs_ena) != MV_OK)
  174. printf("ddr3_fast_path_dynamic_cs_size_config FAILED\n");
  175. #else
  176. u32 reg, cs;
  177. reg = 0x1fffffe1;
  178. for (cs = 0; cs < MAX_CS; cs++) {
  179. if (cs_ena & (1 << cs)) {
  180. reg |= (cs << 2);
  181. break;
  182. }
  183. }
  184. /* Open fast path Window to - 0.5G */
  185. reg_write(REG_FASTPATH_WIN_0_CTRL_ADDR, reg);
  186. #endif
  187. }
  188. static int ddr3_save_and_set_training_windows(u32 *win)
  189. {
  190. u32 cs_ena;
  191. u32 reg, tmp_count, cs, ui;
  192. u32 win_ctrl_reg, win_base_reg, win_remap_reg;
  193. u32 num_of_win_regs, win_jump_index;
  194. win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
  195. win_base_reg = REG_XBAR_WIN_4_BASE_ADDR;
  196. win_remap_reg = REG_XBAR_WIN_4_REMAP_ADDR;
  197. win_jump_index = 0x10;
  198. num_of_win_regs = 16;
  199. struct hws_topology_map *tm = ddr3_get_topology_map();
  200. #ifdef DISABLE_L2_FILTERING_DURING_DDR_TRAINING
  201. /*
  202. * Disable L2 filtering during DDR training
  203. * (when Cross Bar window is open)
  204. */
  205. reg_write(ADDRESS_FILTERING_END_REGISTER, 0);
  206. #endif
  207. cs_ena = tm->interface_params[0].as_bus_params[0].cs_bitmask;
  208. /* Close XBAR Window 19 - Not needed */
  209. /* {0x000200e8} - Open Mbus Window - 2G */
  210. reg_write(REG_XBAR_WIN_19_CTRL_ADDR, 0);
  211. /* Save XBAR Windows 4-19 init configurations */
  212. for (ui = 0; ui < num_of_win_regs; ui++)
  213. win[ui] = reg_read(win_ctrl_reg + 0x4 * ui);
  214. /* Open XBAR Windows 4-7 or 16-19 for other CS */
  215. reg = 0;
  216. tmp_count = 0;
  217. for (cs = 0; cs < MAX_CS; cs++) {
  218. if (cs_ena & (1 << cs)) {
  219. switch (cs) {
  220. case 0:
  221. reg = 0x0e00;
  222. break;
  223. case 1:
  224. reg = 0x0d00;
  225. break;
  226. case 2:
  227. reg = 0x0b00;
  228. break;
  229. case 3:
  230. reg = 0x0700;
  231. break;
  232. }
  233. reg |= (1 << 0);
  234. reg |= (SDRAM_CS_SIZE & 0xffff0000);
  235. reg_write(win_ctrl_reg + win_jump_index * tmp_count,
  236. reg);
  237. reg = (((SDRAM_CS_SIZE + 1) * (tmp_count)) &
  238. 0xffff0000);
  239. reg_write(win_base_reg + win_jump_index * tmp_count,
  240. reg);
  241. if (win_remap_reg <= REG_XBAR_WIN_7_REMAP_ADDR)
  242. reg_write(win_remap_reg +
  243. win_jump_index * tmp_count, 0);
  244. tmp_count++;
  245. }
  246. }
  247. return MV_OK;
  248. }
  249. /*
  250. * Name: ddr3_init - Main DDR3 Init function
  251. * Desc: This routine initialize the DDR3 MC and runs HW training.
  252. * Args: None.
  253. * Notes:
  254. * Returns: None.
  255. */
  256. int ddr3_init(void)
  257. {
  258. u32 reg = 0;
  259. u32 soc_num;
  260. int status;
  261. u32 win[16];
  262. /* SoC/Board special Initializtions */
  263. /* Get version from internal library */
  264. ddr3_print_version();
  265. /*Add sub_version string */
  266. DEBUG_INIT_C("", SUB_VERSION, 1);
  267. /* Switching CPU to MRVL ID */
  268. soc_num = (reg_read(REG_SAMPLE_RESET_HIGH_ADDR) & SAR1_CPU_CORE_MASK) >>
  269. SAR1_CPU_CORE_OFFSET;
  270. switch (soc_num) {
  271. case 0x3:
  272. case 0x1:
  273. reg_bit_set(CPU_CONFIGURATION_REG(1), CPU_MRVL_ID_OFFSET);
  274. case 0x0:
  275. reg_bit_set(CPU_CONFIGURATION_REG(0), CPU_MRVL_ID_OFFSET);
  276. default:
  277. break;
  278. }
  279. /*
  280. * Set DRAM Reset Mask in case detected GPIO indication of wakeup from
  281. * suspend i.e the DRAM values will not be overwritten / reset when
  282. * waking from suspend
  283. */
  284. if (sys_env_suspend_wakeup_check() ==
  285. SUSPEND_WAKEUP_ENABLED_GPIO_DETECTED) {
  286. reg_bit_set(REG_SDRAM_INIT_CTRL_ADDR,
  287. 1 << REG_SDRAM_INIT_RESET_MASK_OFFS);
  288. }
  289. /*
  290. * Stage 0 - Set board configuration
  291. */
  292. /* Check if DRAM is already initialized */
  293. if (reg_read(REG_BOOTROM_ROUTINE_ADDR) &
  294. (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS)) {
  295. printf("%s Training Sequence - 2nd boot - Skip\n", ddr_type);
  296. return MV_OK;
  297. }
  298. /*
  299. * Stage 1 - Dunit Setup
  300. */
  301. /* Fix read ready phases for all SOC in reg 0x15c8 */
  302. reg = reg_read(REG_TRAINING_DEBUG_3_ADDR);
  303. reg &= ~(REG_TRAINING_DEBUG_3_MASK);
  304. reg |= 0x4; /* Phase 0 */
  305. reg &= ~(REG_TRAINING_DEBUG_3_MASK << REG_TRAINING_DEBUG_3_OFFS);
  306. reg |= (0x4 << (1 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 1 */
  307. reg &= ~(REG_TRAINING_DEBUG_3_MASK << (3 * REG_TRAINING_DEBUG_3_OFFS));
  308. reg |= (0x6 << (3 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 3 */
  309. reg &= ~(REG_TRAINING_DEBUG_3_MASK << (4 * REG_TRAINING_DEBUG_3_OFFS));
  310. reg |= (0x6 << (4 * REG_TRAINING_DEBUG_3_OFFS));
  311. reg &= ~(REG_TRAINING_DEBUG_3_MASK << (5 * REG_TRAINING_DEBUG_3_OFFS));
  312. reg |= (0x6 << (5 * REG_TRAINING_DEBUG_3_OFFS));
  313. reg_write(REG_TRAINING_DEBUG_3_ADDR, reg);
  314. /*
  315. * Axi_bresp_mode[8] = Compliant,
  316. * Axi_addr_decode_cntrl[11] = Internal,
  317. * Axi_data_bus_width[0] = 128bit
  318. * */
  319. /* 0x14a8 - AXI Control Register */
  320. reg_write(REG_DRAM_AXI_CTRL_ADDR, 0);
  321. /*
  322. * Stage 2 - Training Values Setup
  323. */
  324. /* Set X-BAR windows for the training sequence */
  325. ddr3_save_and_set_training_windows(win);
  326. #ifdef SUPPORT_STATIC_DUNIT_CONFIG
  327. /*
  328. * Load static controller configuration (in case dynamic/generic init
  329. * is not enabled
  330. */
  331. if (generic_init_controller == 0) {
  332. ddr3_tip_init_specific_reg_config(0,
  333. ddr_modes
  334. [ddr3_get_static_ddr_mode
  335. ()].regs);
  336. }
  337. #endif
  338. /* Tune training algo paramteres */
  339. status = ddr3_hws_tune_training_params(0);
  340. if (MV_OK != status)
  341. return status;
  342. /* Set log level for training lib */
  343. ddr3_hws_set_log_level(DEBUG_BLOCK_ALL, DEBUG_LEVEL_ERROR);
  344. /* Start New Training IP */
  345. status = ddr3_hws_hw_training();
  346. if (MV_OK != status) {
  347. printf("%s Training Sequence - FAILED\n", ddr_type);
  348. return status;
  349. }
  350. /*
  351. * Stage 3 - Finish
  352. */
  353. /* Restore and set windows */
  354. ddr3_restore_and_set_final_windows(win);
  355. /* Update DRAM init indication in bootROM register */
  356. reg = reg_read(REG_BOOTROM_ROUTINE_ADDR);
  357. reg_write(REG_BOOTROM_ROUTINE_ADDR,
  358. reg | (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS));
  359. /* DLB config */
  360. ddr3_new_tip_dlb_config();
  361. #if defined(ECC_SUPPORT)
  362. if (ddr3_if_ecc_enabled())
  363. ddr3_new_tip_ecc_scrub();
  364. #endif
  365. printf("%s Training Sequence - Ended Successfully\n", ddr_type);
  366. return MV_OK;
  367. }
  368. /*
  369. * Name: ddr3_get_cpu_freq
  370. * Desc: read S@R and return CPU frequency
  371. * Args:
  372. * Notes:
  373. * Returns: required value
  374. */
  375. u32 ddr3_get_cpu_freq(void)
  376. {
  377. return ddr3_tip_get_init_freq();
  378. }
  379. /*
  380. * Name: ddr3_get_fab_opt
  381. * Desc: read S@R and return CPU frequency
  382. * Args:
  383. * Notes:
  384. * Returns: required value
  385. */
  386. u32 ddr3_get_fab_opt(void)
  387. {
  388. return 0; /* No fabric */
  389. }
  390. /*
  391. * Name: ddr3_get_static_m_cValue - Init Memory controller with
  392. * static parameters
  393. * Desc: Use this routine to init the controller without the HW training
  394. * procedure.
  395. * User must provide compatible header file with registers data.
  396. * Args: None.
  397. * Notes:
  398. * Returns: None.
  399. */
  400. u32 ddr3_get_static_mc_value(u32 reg_addr, u32 offset1, u32 mask1,
  401. u32 offset2, u32 mask2)
  402. {
  403. u32 reg, temp;
  404. reg = reg_read(reg_addr);
  405. temp = (reg >> offset1) & mask1;
  406. if (mask2)
  407. temp |= (reg >> offset2) & mask2;
  408. return temp;
  409. }
  410. /*
  411. * Name: ddr3_get_static_ddr_mode - Init Memory controller with
  412. * static parameters
  413. * Desc: Use this routine to init the controller without the HW training
  414. * procedure.
  415. * User must provide compatible header file with registers data.
  416. * Args: None.
  417. * Notes:
  418. * Returns: None.
  419. */
  420. u32 ddr3_get_static_ddr_mode(void)
  421. {
  422. u32 chip_board_rev, i;
  423. u32 size;
  424. /* Valid only for A380 only, MSYS using dynamic controller config */
  425. #ifdef CONFIG_CUSTOMER_BOARD_SUPPORT
  426. /*
  427. * Customer boards select DDR mode according to
  428. * board ID & Sample@Reset
  429. */
  430. chip_board_rev = mv_board_id_get();
  431. #else
  432. /* Marvell boards select DDR mode according to Sample@Reset only */
  433. chip_board_rev = MARVELL_BOARD;
  434. #endif
  435. size = ARRAY_SIZE(ddr_modes);
  436. for (i = 0; i < size; i++) {
  437. if ((ddr3_get_cpu_freq() == ddr_modes[i].cpu_freq) &&
  438. (ddr3_get_fab_opt() == ddr_modes[i].fab_freq) &&
  439. (chip_board_rev == ddr_modes[i].chip_board_rev))
  440. return i;
  441. }
  442. DEBUG_INIT_S("\n*** Error: ddr3_get_static_ddr_mode: No match for requested DDR mode. ***\n\n");
  443. return 0;
  444. }
  445. /******************************************************************************
  446. * Name: ddr3_get_cs_num_from_reg
  447. * Desc:
  448. * Args:
  449. * Notes:
  450. * Returns:
  451. */
  452. u32 ddr3_get_cs_num_from_reg(void)
  453. {
  454. u32 cs_ena = sys_env_get_cs_ena_from_reg();
  455. u32 cs_count = 0;
  456. u32 cs;
  457. for (cs = 0; cs < MAX_CS; cs++) {
  458. if (cs_ena & (1 << cs))
  459. cs_count++;
  460. }
  461. return cs_count;
  462. }
  463. void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps)
  464. {
  465. u32 tmp, hclk = 200;
  466. switch (freq_mode) {
  467. case 4:
  468. tmp = 1; /* DDR_400; */
  469. hclk = 200;
  470. break;
  471. case 0x8:
  472. tmp = 1; /* DDR_666; */
  473. hclk = 333;
  474. break;
  475. case 0xc:
  476. tmp = 1; /* DDR_800; */
  477. hclk = 400;
  478. break;
  479. default:
  480. *ddr_freq = 0;
  481. *hclk_ps = 0;
  482. break;
  483. }
  484. *ddr_freq = tmp; /* DDR freq define */
  485. *hclk_ps = 1000000 / hclk; /* values are 1/HCLK in ps */
  486. return;
  487. }
  488. void ddr3_new_tip_dlb_config(void)
  489. {
  490. u32 reg, i = 0;
  491. struct dlb_config *config_table_ptr = sys_env_dlb_config_ptr_get();
  492. /* Write the configuration */
  493. while (config_table_ptr[i].reg_addr != 0) {
  494. reg_write(config_table_ptr[i].reg_addr,
  495. config_table_ptr[i].reg_data);
  496. i++;
  497. }
  498. /* Enable DLB */
  499. reg = reg_read(REG_STATIC_DRAM_DLB_CONTROL);
  500. reg |= DLB_ENABLE | DLB_WRITE_COALESING | DLB_AXI_PREFETCH_EN |
  501. DLB_MBUS_PREFETCH_EN | PREFETCH_N_LN_SZ_TR;
  502. reg_write(REG_STATIC_DRAM_DLB_CONTROL, reg);
  503. }
  504. int ddr3_fast_path_dynamic_cs_size_config(u32 cs_ena)
  505. {
  506. u32 reg, cs;
  507. u32 mem_total_size = 0;
  508. u32 cs_mem_size = 0;
  509. u32 mem_total_size_c, cs_mem_size_c;
  510. #ifdef DEVICE_MAX_DRAM_ADDRESS_SIZE
  511. u32 physical_mem_size;
  512. u32 max_mem_size = DEVICE_MAX_DRAM_ADDRESS_SIZE;
  513. struct hws_topology_map *tm = ddr3_get_topology_map();
  514. #endif
  515. /* Open fast path windows */
  516. for (cs = 0; cs < MAX_CS; cs++) {
  517. if (cs_ena & (1 << cs)) {
  518. /* get CS size */
  519. if (ddr3_calc_mem_cs_size(cs, &cs_mem_size) != MV_OK)
  520. return MV_FAIL;
  521. #ifdef DEVICE_MAX_DRAM_ADDRESS_SIZE
  522. /*
  523. * if number of address pins doesn't allow to use max
  524. * mem size that is defined in topology
  525. * mem size is defined by DEVICE_MAX_DRAM_ADDRESS_SIZE
  526. */
  527. physical_mem_size = mem_size
  528. [tm->interface_params[0].memory_size];
  529. if (ddr3_get_device_width(cs) == 16) {
  530. /*
  531. * 16bit mem device can be twice more - no need
  532. * in less significant pin
  533. */
  534. max_mem_size = DEVICE_MAX_DRAM_ADDRESS_SIZE * 2;
  535. }
  536. if (physical_mem_size > max_mem_size) {
  537. cs_mem_size = max_mem_size *
  538. (ddr3_get_bus_width() /
  539. ddr3_get_device_width(cs));
  540. printf("Updated Physical Mem size is from 0x%x to %x\n",
  541. physical_mem_size,
  542. DEVICE_MAX_DRAM_ADDRESS_SIZE);
  543. }
  544. #endif
  545. /* set fast path window control for the cs */
  546. reg = 0xffffe1;
  547. reg |= (cs << 2);
  548. reg |= (cs_mem_size - 1) & 0xffff0000;
  549. /*Open fast path Window */
  550. reg_write(REG_FASTPATH_WIN_CTRL_ADDR(cs), reg);
  551. /* Set fast path window base address for the cs */
  552. reg = ((cs_mem_size) * cs) & 0xffff0000;
  553. /* Set base address */
  554. reg_write(REG_FASTPATH_WIN_BASE_ADDR(cs), reg);
  555. /*
  556. * Since memory size may be bigger than 4G the summ may
  557. * be more than 32 bit word,
  558. * so to estimate the result divide mem_total_size and
  559. * cs_mem_size by 0x10000 (it is equal to >> 16)
  560. */
  561. mem_total_size_c = mem_total_size >> 16;
  562. cs_mem_size_c = cs_mem_size >> 16;
  563. /* if the sum less than 2 G - calculate the value */
  564. if (mem_total_size_c + cs_mem_size_c < 0x10000)
  565. mem_total_size += cs_mem_size;
  566. else /* put max possible size */
  567. mem_total_size = L2_FILTER_FOR_MAX_MEMORY_SIZE;
  568. }
  569. }
  570. /* Set L2 filtering to Max Memory size */
  571. reg_write(ADDRESS_FILTERING_END_REGISTER, mem_total_size);
  572. return MV_OK;
  573. }
  574. u32 ddr3_get_bus_width(void)
  575. {
  576. u32 bus_width;
  577. bus_width = (reg_read(REG_SDRAM_CONFIG_ADDR) & 0x8000) >>
  578. REG_SDRAM_CONFIG_WIDTH_OFFS;
  579. return (bus_width == 0) ? 16 : 32;
  580. }
  581. u32 ddr3_get_device_width(u32 cs)
  582. {
  583. u32 device_width;
  584. device_width = (reg_read(REG_SDRAM_ADDRESS_CTRL_ADDR) &
  585. (0x3 << (REG_SDRAM_ADDRESS_CTRL_STRUCT_OFFS * cs))) >>
  586. (REG_SDRAM_ADDRESS_CTRL_STRUCT_OFFS * cs);
  587. return (device_width == 0) ? 8 : 16;
  588. }
  589. float ddr3_get_device_size(u32 cs)
  590. {
  591. u32 device_size_low, device_size_high, device_size;
  592. u32 data, cs_low_offset, cs_high_offset;
  593. cs_low_offset = REG_SDRAM_ADDRESS_SIZE_OFFS + cs * 4;
  594. cs_high_offset = REG_SDRAM_ADDRESS_SIZE_OFFS +
  595. REG_SDRAM_ADDRESS_SIZE_HIGH_OFFS + cs;
  596. data = reg_read(REG_SDRAM_ADDRESS_CTRL_ADDR);
  597. device_size_low = (data >> cs_low_offset) & 0x3;
  598. device_size_high = (data >> cs_high_offset) & 0x1;
  599. device_size = device_size_low | (device_size_high << 2);
  600. switch (device_size) {
  601. case 0:
  602. return 2;
  603. case 2:
  604. return 0.5;
  605. case 3:
  606. return 1;
  607. case 4:
  608. return 4;
  609. case 5:
  610. return 8;
  611. case 1:
  612. default:
  613. DEBUG_INIT_C("Error: Wrong device size of Cs: ", cs, 1);
  614. /*
  615. * Small value will give wrong emem size in
  616. * ddr3_calc_mem_cs_size
  617. */
  618. return 0.01;
  619. }
  620. }
  621. int ddr3_calc_mem_cs_size(u32 cs, u32 *cs_size)
  622. {
  623. float cs_mem_size;
  624. /* Calculate in GiB */
  625. cs_mem_size = ((ddr3_get_bus_width() / ddr3_get_device_width(cs)) *
  626. ddr3_get_device_size(cs)) / 8;
  627. /*
  628. * Multiple controller bus width, 2x for 64 bit
  629. * (SoC controller may be 32 or 64 bit,
  630. * so bit 15 in 0x1400, that means if whole bus used or only half,
  631. * have a differnt meaning
  632. */
  633. cs_mem_size *= DDR_CONTROLLER_BUS_WIDTH_MULTIPLIER;
  634. if (cs_mem_size == 0.125) {
  635. *cs_size = 128 << 20;
  636. } else if (cs_mem_size == 0.25) {
  637. *cs_size = 256 << 20;
  638. } else if (cs_mem_size == 0.5) {
  639. *cs_size = 512 << 20;
  640. } else if (cs_mem_size == 1) {
  641. *cs_size = 1 << 30;
  642. } else if (cs_mem_size == 2) {
  643. *cs_size = 2 << 30;
  644. } else {
  645. DEBUG_INIT_C("Error: Wrong Memory size of Cs: ", cs, 1);
  646. return MV_BAD_VALUE;
  647. }
  648. return MV_OK;
  649. }
  650. /*
  651. * Name: ddr3_hws_tune_training_params
  652. * Desc:
  653. * Args:
  654. * Notes: Tune internal training params
  655. * Returns:
  656. */
  657. static int ddr3_hws_tune_training_params(u8 dev_num)
  658. {
  659. struct tune_train_params params;
  660. int status;
  661. /* NOTE: do not remove any field initilization */
  662. params.ck_delay = TUNE_TRAINING_PARAMS_CK_DELAY;
  663. params.ck_delay_16 = TUNE_TRAINING_PARAMS_CK_DELAY_16;
  664. params.p_finger = TUNE_TRAINING_PARAMS_PFINGER;
  665. params.n_finger = TUNE_TRAINING_PARAMS_NFINGER;
  666. params.phy_reg3_val = TUNE_TRAINING_PARAMS_PHYREG3VAL;
  667. status = ddr3_tip_tune_training_params(dev_num, &params);
  668. if (MV_OK != status) {
  669. printf("%s Training Sequence - FAILED\n", ddr_type);
  670. return status;
  671. }
  672. return MV_OK;
  673. }