reset.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
  4. */
  5. #include <common.h>
  6. #include <linux/errno.h>
  7. #include <asm/io.h>
  8. #include <asm/addrspace.h>
  9. #include <asm/types.h>
  10. #include <mach/ath79.h>
  11. #include <mach/ar71xx_regs.h>
  12. void _machine_restart(void)
  13. {
  14. void __iomem *base;
  15. u32 reg = 0;
  16. base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  17. MAP_NOCACHE);
  18. if (soc_is_ar71xx())
  19. reg = AR71XX_RESET_REG_RESET_MODULE;
  20. else if (soc_is_ar724x())
  21. reg = AR724X_RESET_REG_RESET_MODULE;
  22. else if (soc_is_ar913x())
  23. reg = AR913X_RESET_REG_RESET_MODULE;
  24. else if (soc_is_ar933x())
  25. reg = AR933X_RESET_REG_RESET_MODULE;
  26. else if (soc_is_ar934x())
  27. reg = AR934X_RESET_REG_RESET_MODULE;
  28. else if (soc_is_qca953x())
  29. reg = QCA953X_RESET_REG_RESET_MODULE;
  30. else if (soc_is_qca955x())
  31. reg = QCA955X_RESET_REG_RESET_MODULE;
  32. else if (soc_is_qca956x())
  33. reg = QCA956X_RESET_REG_RESET_MODULE;
  34. else
  35. puts("Reset register not defined for this SOC\n");
  36. if (reg)
  37. setbits_be32(base + reg, AR71XX_RESET_FULL_CHIP);
  38. while (1)
  39. /* NOP */;
  40. }
  41. u32 ath79_get_bootstrap(void)
  42. {
  43. void __iomem *base;
  44. u32 reg = 0;
  45. base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  46. MAP_NOCACHE);
  47. if (soc_is_ar933x())
  48. reg = AR933X_RESET_REG_BOOTSTRAP;
  49. else if (soc_is_ar934x())
  50. reg = AR934X_RESET_REG_BOOTSTRAP;
  51. else if (soc_is_qca953x())
  52. reg = QCA953X_RESET_REG_BOOTSTRAP;
  53. else if (soc_is_qca955x())
  54. reg = QCA955X_RESET_REG_BOOTSTRAP;
  55. else if (soc_is_qca956x())
  56. reg = QCA956X_RESET_REG_BOOTSTRAP;
  57. else
  58. puts("Bootstrap register not defined for this SOC\n");
  59. if (reg)
  60. return readl(base + reg);
  61. return 0;
  62. }
  63. static int eth_init_ar933x(void)
  64. {
  65. void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  66. MAP_NOCACHE);
  67. void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
  68. MAP_NOCACHE);
  69. void __iomem *gregs = map_physmem(AR933X_GMAC_BASE, AR933X_GMAC_SIZE,
  70. MAP_NOCACHE);
  71. const u32 mask = AR933X_RESET_GE0_MAC | AR933X_RESET_GE0_MDIO |
  72. AR933X_RESET_GE1_MAC | AR933X_RESET_GE1_MDIO |
  73. AR933X_RESET_ETH_SWITCH |
  74. AR933X_RESET_ETH_SWITCH_ANALOG;
  75. /* Clear MDIO slave EN bit. */
  76. clrbits_be32(rregs + AR933X_RESET_REG_BOOTSTRAP, BIT(17));
  77. mdelay(10);
  78. /* Get Atheros S26 PHY out of reset. */
  79. clrsetbits_be32(pregs + AR933X_PLL_SWITCH_CLOCK_CONTROL_REG,
  80. 0x1f, 0x10);
  81. mdelay(10);
  82. setbits_be32(rregs + AR933X_RESET_REG_RESET_MODULE, mask);
  83. mdelay(10);
  84. clrbits_be32(rregs + AR933X_RESET_REG_RESET_MODULE, mask);
  85. mdelay(10);
  86. /* Configure AR93xx GMAC register. */
  87. clrsetbits_be32(gregs + AR933X_GMAC_REG_ETH_CFG,
  88. AR933X_ETH_CFG_MII_GE0_MASTER |
  89. AR933X_ETH_CFG_MII_GE0_SLAVE,
  90. AR933X_ETH_CFG_MII_GE0_SLAVE);
  91. return 0;
  92. }
  93. static int eth_init_ar934x(void)
  94. {
  95. void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  96. MAP_NOCACHE);
  97. void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
  98. MAP_NOCACHE);
  99. void __iomem *gregs = map_physmem(AR934X_GMAC_BASE, AR934X_GMAC_SIZE,
  100. MAP_NOCACHE);
  101. const u32 mask = AR934X_RESET_GE0_MAC | AR934X_RESET_GE0_MDIO |
  102. AR934X_RESET_GE1_MAC | AR934X_RESET_GE1_MDIO |
  103. AR934X_RESET_ETH_SWITCH_ANALOG;
  104. u32 reg;
  105. reg = readl(rregs + AR934X_RESET_REG_BOOTSTRAP);
  106. if (reg & AR934X_BOOTSTRAP_REF_CLK_40)
  107. writel(0x570, pregs + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
  108. else
  109. writel(0x271, pregs + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
  110. writel(BIT(26) | BIT(25), pregs + AR934X_PLL_ETH_XMII_CONTROL_REG);
  111. setbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
  112. mdelay(1);
  113. clrbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
  114. mdelay(1);
  115. /* Configure AR934x GMAC register. */
  116. writel(AR934X_ETH_CFG_RGMII_GMAC0, gregs + AR934X_GMAC_REG_ETH_CFG);
  117. return 0;
  118. }
  119. static int eth_init_qca953x(void)
  120. {
  121. void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  122. MAP_NOCACHE);
  123. const u32 mask = QCA953X_RESET_GE0_MAC | QCA953X_RESET_GE0_MDIO |
  124. QCA953X_RESET_GE1_MAC | QCA953X_RESET_GE1_MDIO |
  125. QCA953X_RESET_ETH_SWITCH_ANALOG |
  126. QCA953X_RESET_ETH_SWITCH;
  127. setbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
  128. mdelay(1);
  129. clrbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
  130. mdelay(1);
  131. return 0;
  132. }
  133. int ath79_eth_reset(void)
  134. {
  135. /*
  136. * Un-reset ethernet. DM still doesn't have any notion of reset
  137. * framework, so we do it by hand here.
  138. */
  139. if (soc_is_ar933x())
  140. return eth_init_ar933x();
  141. if (soc_is_ar934x())
  142. return eth_init_ar934x();
  143. if (soc_is_qca953x())
  144. return eth_init_qca953x();
  145. return -EINVAL;
  146. }
  147. static int usb_reset_ar933x(void __iomem *reset_regs)
  148. {
  149. /* Ungate the USB block */
  150. setbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE,
  151. AR933X_RESET_USBSUS_OVERRIDE);
  152. mdelay(1);
  153. clrbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE,
  154. AR933X_RESET_USB_HOST);
  155. mdelay(1);
  156. clrbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE,
  157. AR933X_RESET_USB_PHY);
  158. mdelay(1);
  159. return 0;
  160. }
  161. static int usb_reset_ar934x(void __iomem *reset_regs)
  162. {
  163. /* Ungate the USB block */
  164. setbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
  165. AR934X_RESET_USBSUS_OVERRIDE);
  166. mdelay(1);
  167. clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
  168. AR934X_RESET_USB_PHY);
  169. mdelay(1);
  170. clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
  171. AR934X_RESET_USB_PHY_ANALOG);
  172. mdelay(1);
  173. clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
  174. AR934X_RESET_USB_HOST);
  175. mdelay(1);
  176. return 0;
  177. }
  178. static int usb_reset_qca953x(void __iomem *reset_regs)
  179. {
  180. void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
  181. MAP_NOCACHE);
  182. clrsetbits_be32(pregs + QCA953X_PLL_SWITCH_CLOCK_CONTROL_REG,
  183. 0xf00, 0x200);
  184. mdelay(10);
  185. /* Ungate the USB block */
  186. setbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  187. QCA953X_RESET_USBSUS_OVERRIDE);
  188. mdelay(1);
  189. clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  190. QCA953X_RESET_USB_PHY);
  191. mdelay(1);
  192. clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  193. QCA953X_RESET_USB_PHY_ANALOG);
  194. mdelay(1);
  195. clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  196. QCA953X_RESET_USB_HOST);
  197. mdelay(1);
  198. clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  199. QCA953X_RESET_USB_PHY_PLL_PWD_EXT);
  200. mdelay(1);
  201. return 0;
  202. }
  203. int ath79_usb_reset(void)
  204. {
  205. void __iomem *usbc_regs = map_physmem(AR71XX_USB_CTRL_BASE,
  206. AR71XX_USB_CTRL_SIZE,
  207. MAP_NOCACHE);
  208. void __iomem *reset_regs = map_physmem(AR71XX_RESET_BASE,
  209. AR71XX_RESET_SIZE,
  210. MAP_NOCACHE);
  211. /*
  212. * Turn on the Buff and Desc swap bits.
  213. * NOTE: This write into an undocumented register in mandatory to
  214. * get the USB controller operational in BigEndian mode.
  215. */
  216. writel(0xf0000, usbc_regs + AR71XX_USB_CTRL_REG_CONFIG);
  217. if (soc_is_ar933x())
  218. return usb_reset_ar933x(reset_regs);
  219. if (soc_is_ar934x())
  220. return usb_reset_ar934x(reset_regs);
  221. if (soc_is_qca953x())
  222. return usb_reset_qca953x(reset_regs);
  223. return -EINVAL;
  224. }