freeze_controller.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2013 Altera Corporation <www.altera.com>
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <asm/arch/clock_manager.h>
  8. #include <asm/arch/freeze_controller.h>
  9. #include <linux/errno.h>
  10. static const struct socfpga_freeze_controller *freeze_controller_base =
  11. (void *)(SOCFPGA_SYSMGR_ADDRESS + SYSMGR_FRZCTRL_ADDRESS);
  12. /*
  13. * Default state from cold reset is FREEZE_ALL; the global
  14. * flag is set to TRUE to indicate the IO banks are frozen
  15. */
  16. static uint32_t frzctrl_channel_freeze[FREEZE_CHANNEL_NUM]
  17. = { FREEZE_CTRL_FROZEN, FREEZE_CTRL_FROZEN,
  18. FREEZE_CTRL_FROZEN, FREEZE_CTRL_FROZEN};
  19. /* Freeze HPS IOs */
  20. void sys_mgr_frzctrl_freeze_req(void)
  21. {
  22. u32 ioctrl_reg_offset;
  23. u32 reg_value;
  24. u32 reg_cfg_mask;
  25. u32 channel_id;
  26. /* select software FSM */
  27. writel(SYSMGR_FRZCTRL_SRC_VIO1_ENUM_SW, &freeze_controller_base->src);
  28. /* Freeze channel 0 to 2 */
  29. for (channel_id = 0; channel_id <= 2; channel_id++) {
  30. ioctrl_reg_offset = (u32)(
  31. &freeze_controller_base->vioctrl + channel_id);
  32. /*
  33. * Assert active low enrnsl, plniotri
  34. * and niotri signals
  35. */
  36. reg_cfg_mask =
  37. SYSMGR_FRZCTRL_VIOCTRL_SLEW_MASK
  38. | SYSMGR_FRZCTRL_VIOCTRL_WKPULLUP_MASK
  39. | SYSMGR_FRZCTRL_VIOCTRL_TRISTATE_MASK;
  40. clrbits_le32(ioctrl_reg_offset, reg_cfg_mask);
  41. /*
  42. * Note: Delay for 20ns at min
  43. * Assert active low bhniotri signal and de-assert
  44. * active high csrdone
  45. */
  46. reg_cfg_mask
  47. = SYSMGR_FRZCTRL_VIOCTRL_BUSHOLD_MASK
  48. | SYSMGR_FRZCTRL_VIOCTRL_CFG_MASK;
  49. clrbits_le32(ioctrl_reg_offset, reg_cfg_mask);
  50. /* Set global flag to indicate channel is frozen */
  51. frzctrl_channel_freeze[channel_id] = FREEZE_CTRL_FROZEN;
  52. }
  53. /* Freeze channel 3 */
  54. /*
  55. * Assert active low enrnsl, plniotri and
  56. * niotri signals
  57. */
  58. reg_cfg_mask
  59. = SYSMGR_FRZCTRL_HIOCTRL_SLEW_MASK
  60. | SYSMGR_FRZCTRL_HIOCTRL_WKPULLUP_MASK
  61. | SYSMGR_FRZCTRL_HIOCTRL_TRISTATE_MASK;
  62. clrbits_le32(&freeze_controller_base->hioctrl, reg_cfg_mask);
  63. /*
  64. * assert active low bhniotri & nfrzdrv signals,
  65. * de-assert active high csrdone and assert
  66. * active high frzreg and nfrzdrv signals
  67. */
  68. reg_value = readl(&freeze_controller_base->hioctrl);
  69. reg_cfg_mask
  70. = SYSMGR_FRZCTRL_HIOCTRL_BUSHOLD_MASK
  71. | SYSMGR_FRZCTRL_HIOCTRL_CFG_MASK;
  72. reg_value
  73. = (reg_value & ~reg_cfg_mask)
  74. | SYSMGR_FRZCTRL_HIOCTRL_REGRST_MASK
  75. | SYSMGR_FRZCTRL_HIOCTRL_OCTRST_MASK;
  76. writel(reg_value, &freeze_controller_base->hioctrl);
  77. /*
  78. * assert active high reinit signal and de-assert
  79. * active high pllbiasen signals
  80. */
  81. reg_value = readl(&freeze_controller_base->hioctrl);
  82. reg_value
  83. = (reg_value &
  84. ~SYSMGR_FRZCTRL_HIOCTRL_OCT_CFGEN_CALSTART_MASK)
  85. | SYSMGR_FRZCTRL_HIOCTRL_DLLRST_MASK;
  86. writel(reg_value, &freeze_controller_base->hioctrl);
  87. /* Set global flag to indicate channel is frozen */
  88. frzctrl_channel_freeze[channel_id] = FREEZE_CTRL_FROZEN;
  89. }
  90. /* Unfreeze/Thaw HPS IOs */
  91. void sys_mgr_frzctrl_thaw_req(void)
  92. {
  93. u32 ioctrl_reg_offset;
  94. u32 reg_cfg_mask;
  95. u32 reg_value;
  96. u32 channel_id;
  97. unsigned long eosc1_freq;
  98. /* select software FSM */
  99. writel(SYSMGR_FRZCTRL_SRC_VIO1_ENUM_SW, &freeze_controller_base->src);
  100. /* Thaw channel 0 to 2 */
  101. for (channel_id = 0; channel_id <= 2; channel_id++) {
  102. ioctrl_reg_offset
  103. = (u32)(&freeze_controller_base->vioctrl + channel_id);
  104. /*
  105. * Assert active low bhniotri signal and
  106. * de-assert active high csrdone
  107. */
  108. reg_cfg_mask
  109. = SYSMGR_FRZCTRL_VIOCTRL_BUSHOLD_MASK
  110. | SYSMGR_FRZCTRL_VIOCTRL_CFG_MASK;
  111. setbits_le32(ioctrl_reg_offset, reg_cfg_mask);
  112. /*
  113. * Note: Delay for 20ns at min
  114. * de-assert active low plniotri and niotri signals
  115. */
  116. reg_cfg_mask
  117. = SYSMGR_FRZCTRL_VIOCTRL_WKPULLUP_MASK
  118. | SYSMGR_FRZCTRL_VIOCTRL_TRISTATE_MASK;
  119. setbits_le32(ioctrl_reg_offset, reg_cfg_mask);
  120. /*
  121. * Note: Delay for 20ns at min
  122. * de-assert active low enrnsl signal
  123. */
  124. setbits_le32(ioctrl_reg_offset,
  125. SYSMGR_FRZCTRL_VIOCTRL_SLEW_MASK);
  126. /* Set global flag to indicate channel is thawed */
  127. frzctrl_channel_freeze[channel_id] = FREEZE_CTRL_THAWED;
  128. }
  129. /* Thaw channel 3 */
  130. /* de-assert active high reinit signal */
  131. clrbits_le32(&freeze_controller_base->hioctrl,
  132. SYSMGR_FRZCTRL_HIOCTRL_DLLRST_MASK);
  133. /*
  134. * Note: Delay for 40ns at min
  135. * assert active high pllbiasen signals
  136. */
  137. setbits_le32(&freeze_controller_base->hioctrl,
  138. SYSMGR_FRZCTRL_HIOCTRL_OCT_CFGEN_CALSTART_MASK);
  139. /* Delay 1000 intosc cycles. The intosc is based on eosc1. */
  140. eosc1_freq = cm_get_osc_clk_hz(1) / 1000; /* kHz */
  141. udelay(DIV_ROUND_UP(1000000, eosc1_freq));
  142. /*
  143. * de-assert active low bhniotri signals,
  144. * assert active high csrdone and nfrzdrv signal
  145. */
  146. reg_value = readl(&freeze_controller_base->hioctrl);
  147. reg_value = (reg_value
  148. | SYSMGR_FRZCTRL_HIOCTRL_BUSHOLD_MASK
  149. | SYSMGR_FRZCTRL_HIOCTRL_CFG_MASK)
  150. & ~SYSMGR_FRZCTRL_HIOCTRL_OCTRST_MASK;
  151. writel(reg_value, &freeze_controller_base->hioctrl);
  152. /*
  153. * Delay 33 intosc
  154. * Use worst case which is fatest eosc1=50MHz, delay required
  155. * is 1/50MHz * 33 = 660ns ~= 1us
  156. */
  157. udelay(1);
  158. /* de-assert active low plniotri and niotri signals */
  159. reg_cfg_mask
  160. = SYSMGR_FRZCTRL_HIOCTRL_WKPULLUP_MASK
  161. | SYSMGR_FRZCTRL_HIOCTRL_TRISTATE_MASK;
  162. setbits_le32(&freeze_controller_base->hioctrl, reg_cfg_mask);
  163. /*
  164. * Note: Delay for 40ns at min
  165. * de-assert active high frzreg signal
  166. */
  167. clrbits_le32(&freeze_controller_base->hioctrl,
  168. SYSMGR_FRZCTRL_HIOCTRL_REGRST_MASK);
  169. /*
  170. * Note: Delay for 40ns at min
  171. * de-assert active low enrnsl signal
  172. */
  173. setbits_le32(&freeze_controller_base->hioctrl,
  174. SYSMGR_FRZCTRL_HIOCTRL_SLEW_MASK);
  175. /* Set global flag to indicate channel is thawed */
  176. frzctrl_channel_freeze[channel_id] = FREEZE_CTRL_THAWED;
  177. }