rdc-sema.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <asm/arch/imx-regs.h>
  8. #include <asm/mach-imx/rdc-sema.h>
  9. #include <asm/arch/imx-rdc.h>
  10. #include <linux/errno.h>
  11. /*
  12. * Check if the RDC Semaphore is required for this peripheral.
  13. */
  14. static inline int imx_rdc_check_sema_required(int per_id)
  15. {
  16. struct rdc_regs *imx_rdc = (struct rdc_regs *)RDC_BASE_ADDR;
  17. u32 reg;
  18. reg = readl(&imx_rdc->pdap[per_id]);
  19. /*
  20. * No semaphore:
  21. * Intial value or this peripheral is assigned to only one domain
  22. */
  23. if (!(reg & RDC_PDAP_SREQ_MASK))
  24. return -ENOENT;
  25. return 0;
  26. }
  27. /*
  28. * Check the peripheral read / write access permission on Domain [dom_id].
  29. */
  30. int imx_rdc_check_permission(int per_id, int dom_id)
  31. {
  32. struct rdc_regs *imx_rdc = (struct rdc_regs *)RDC_BASE_ADDR;
  33. u32 reg;
  34. reg = readl(&imx_rdc->pdap[per_id]);
  35. if (!(reg & RDC_PDAP_DRW_MASK(dom_id)))
  36. return -EACCES; /*No access*/
  37. return 0;
  38. }
  39. /*
  40. * Lock up the RDC semaphore for this peripheral if semaphore is required.
  41. */
  42. int imx_rdc_sema_lock(int per_id)
  43. {
  44. struct rdc_sema_regs *imx_rdc_sema;
  45. int ret;
  46. u8 reg;
  47. ret = imx_rdc_check_sema_required(per_id);
  48. if (ret)
  49. return ret;
  50. if (per_id < SEMA_GATES_NUM)
  51. imx_rdc_sema = (struct rdc_sema_regs *)SEMAPHORE1_BASE_ADDR;
  52. else
  53. imx_rdc_sema = (struct rdc_sema_regs *)SEMAPHORE2_BASE_ADDR;
  54. do {
  55. writeb(RDC_SEMA_PROC_ID,
  56. &imx_rdc_sema->gate[per_id % SEMA_GATES_NUM]);
  57. reg = readb(&imx_rdc_sema->gate[per_id % SEMA_GATES_NUM]);
  58. if ((reg & RDC_SEMA_GATE_GTFSM_MASK) == RDC_SEMA_PROC_ID)
  59. break; /* Get the Semaphore*/
  60. } while (1);
  61. return 0;
  62. }
  63. /*
  64. * Unlock the RDC semaphore for this peripheral if main CPU is the
  65. * semaphore owner.
  66. */
  67. int imx_rdc_sema_unlock(int per_id)
  68. {
  69. struct rdc_sema_regs *imx_rdc_sema;
  70. int ret;
  71. u8 reg;
  72. ret = imx_rdc_check_sema_required(per_id);
  73. if (ret)
  74. return ret;
  75. if (per_id < SEMA_GATES_NUM)
  76. imx_rdc_sema = (struct rdc_sema_regs *)SEMAPHORE1_BASE_ADDR;
  77. else
  78. imx_rdc_sema = (struct rdc_sema_regs *)SEMAPHORE2_BASE_ADDR;
  79. reg = readb(&imx_rdc_sema->gate[per_id % SEMA_GATES_NUM]);
  80. if ((reg & RDC_SEMA_GATE_GTFSM_MASK) != RDC_SEMA_PROC_ID)
  81. return -EACCES; /*Not the semaphore owner */
  82. writeb(0x0, &imx_rdc_sema->gate[per_id % SEMA_GATES_NUM]);
  83. return 0;
  84. }
  85. /*
  86. * Setup RDC setting for one peripheral
  87. */
  88. int imx_rdc_setup_peri(rdc_peri_cfg_t p)
  89. {
  90. struct rdc_regs *imx_rdc = (struct rdc_regs *)RDC_BASE_ADDR;
  91. u32 reg = 0;
  92. u32 share_count = 0;
  93. u32 peri_id = p & RDC_PERI_MASK;
  94. u32 domain = (p & RDC_DOMAIN_MASK) >> RDC_DOMAIN_SHIFT_BASE;
  95. /* No domain assigned */
  96. if (domain == 0)
  97. return -EINVAL;
  98. reg |= domain;
  99. share_count = (domain & 0x3)
  100. + ((domain >> 2) & 0x3)
  101. + ((domain >> 4) & 0x3)
  102. + ((domain >> 6) & 0x3);
  103. if (share_count > 0x3)
  104. reg |= RDC_PDAP_SREQ_MASK;
  105. writel(reg, &imx_rdc->pdap[peri_id]);
  106. return 0;
  107. }
  108. /*
  109. * Setup RDC settings for multiple peripherals
  110. */
  111. int imx_rdc_setup_peripherals(rdc_peri_cfg_t const *peripherals_list,
  112. unsigned count)
  113. {
  114. rdc_peri_cfg_t const *p = peripherals_list;
  115. int i, ret;
  116. for (i = 0; i < count; i++) {
  117. ret = imx_rdc_setup_peri(*p);
  118. if (ret)
  119. return ret;
  120. p++;
  121. }
  122. return 0;
  123. }
  124. /*
  125. * Setup RDC setting for one master
  126. */
  127. int imx_rdc_setup_ma(rdc_ma_cfg_t p)
  128. {
  129. struct rdc_regs *imx_rdc = (struct rdc_regs *)RDC_BASE_ADDR;
  130. u32 master_id = (p & RDC_MASTER_MASK) >> RDC_MASTER_SHIFT;
  131. u32 domain = (p & RDC_DOMAIN_MASK) >> RDC_DOMAIN_SHIFT_BASE;
  132. writel((domain & RDC_MDA_DID_MASK), &imx_rdc->mda[master_id]);
  133. return 0;
  134. }
  135. /*
  136. * Setup RDC settings for multiple masters
  137. */
  138. int imx_rdc_setup_masters(rdc_ma_cfg_t const *masters_list, unsigned count)
  139. {
  140. rdc_ma_cfg_t const *p = masters_list;
  141. int i, ret;
  142. for (i = 0; i < count; i++) {
  143. ret = imx_rdc_setup_ma(*p);
  144. if (ret)
  145. return ret;
  146. p++;
  147. }
  148. return 0;
  149. }