misc.c 1.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2013 Stefan Roese <sr@denx.de>
  4. */
  5. #include <common.h>
  6. #include <asm/arch/sys_proto.h>
  7. #include <linux/errno.h>
  8. #include <asm/io.h>
  9. #include <asm/mach-imx/regs-common.h>
  10. /* 1 second delay should be plenty of time for block reset. */
  11. #define RESET_MAX_TIMEOUT 1000000
  12. #define MXS_BLOCK_SFTRST (1 << 31)
  13. #define MXS_BLOCK_CLKGATE (1 << 30)
  14. int mxs_wait_mask_set(struct mxs_register_32 *reg, uint32_t mask, unsigned
  15. int timeout)
  16. {
  17. while (--timeout) {
  18. if ((readl(&reg->reg) & mask) == mask)
  19. break;
  20. udelay(1);
  21. }
  22. return !timeout;
  23. }
  24. int mxs_wait_mask_clr(struct mxs_register_32 *reg, uint32_t mask, unsigned
  25. int timeout)
  26. {
  27. while (--timeout) {
  28. if ((readl(&reg->reg) & mask) == 0)
  29. break;
  30. udelay(1);
  31. }
  32. return !timeout;
  33. }
  34. int mxs_reset_block(struct mxs_register_32 *reg)
  35. {
  36. /* Clear SFTRST */
  37. writel(MXS_BLOCK_SFTRST, &reg->reg_clr);
  38. if (mxs_wait_mask_clr(reg, MXS_BLOCK_SFTRST, RESET_MAX_TIMEOUT))
  39. return 1;
  40. /* Clear CLKGATE */
  41. writel(MXS_BLOCK_CLKGATE, &reg->reg_clr);
  42. /* Set SFTRST */
  43. writel(MXS_BLOCK_SFTRST, &reg->reg_set);
  44. /* Wait for CLKGATE being set */
  45. if (mxs_wait_mask_set(reg, MXS_BLOCK_CLKGATE, RESET_MAX_TIMEOUT))
  46. return 1;
  47. /* Clear SFTRST */
  48. writel(MXS_BLOCK_SFTRST, &reg->reg_clr);
  49. if (mxs_wait_mask_clr(reg, MXS_BLOCK_SFTRST, RESET_MAX_TIMEOUT))
  50. return 1;
  51. /* Clear CLKGATE */
  52. writel(MXS_BLOCK_CLKGATE, &reg->reg_clr);
  53. if (mxs_wait_mask_clr(reg, MXS_BLOCK_CLKGATE, RESET_MAX_TIMEOUT))
  54. return 1;
  55. return 0;
  56. }