iomux-v3.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Based on the iomux-v3.c from Linux kernel:
  4. * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
  5. * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
  6. * <armlinux@phytec.de>
  7. *
  8. * Copyright (C) 2004-2011 Freescale Semiconductor, Inc.
  9. */
  10. #include <common.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/mach-imx/iomux-v3.h>
  14. #include <asm/mach-imx/sys_proto.h>
  15. static void *base = (void *)IOMUXC_BASE_ADDR;
  16. /*
  17. * configures a single pad in the iomuxer
  18. */
  19. void imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad)
  20. {
  21. u32 mux_ctrl_ofs = (pad & MUX_CTRL_OFS_MASK) >> MUX_CTRL_OFS_SHIFT;
  22. u32 mux_mode = (pad & MUX_MODE_MASK) >> MUX_MODE_SHIFT;
  23. u32 sel_input_ofs =
  24. (pad & MUX_SEL_INPUT_OFS_MASK) >> MUX_SEL_INPUT_OFS_SHIFT;
  25. u32 sel_input =
  26. (pad & MUX_SEL_INPUT_MASK) >> MUX_SEL_INPUT_SHIFT;
  27. u32 pad_ctrl_ofs =
  28. (pad & MUX_PAD_CTRL_OFS_MASK) >> MUX_PAD_CTRL_OFS_SHIFT;
  29. u32 pad_ctrl = (pad & MUX_PAD_CTRL_MASK) >> MUX_PAD_CTRL_SHIFT;
  30. #if defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL)
  31. /* Check whether LVE bit needs to be set */
  32. if (pad_ctrl & PAD_CTL_LVE) {
  33. pad_ctrl &= ~PAD_CTL_LVE;
  34. pad_ctrl |= PAD_CTL_LVE_BIT;
  35. }
  36. #endif
  37. #ifdef CONFIG_IOMUX_LPSR
  38. u32 lpsr = (pad & MUX_MODE_LPSR) >> MUX_MODE_SHIFT;
  39. #ifdef CONFIG_MX7
  40. if (lpsr == IOMUX_CONFIG_LPSR) {
  41. base = (void *)IOMUXC_LPSR_BASE_ADDR;
  42. mux_mode &= ~IOMUX_CONFIG_LPSR;
  43. /* set daisy chain sel_input */
  44. if (sel_input_ofs)
  45. sel_input_ofs += IOMUX_LPSR_SEL_INPUT_OFS;
  46. }
  47. #else
  48. if (is_mx6ull() || is_mx6sll()) {
  49. if (lpsr == IOMUX_CONFIG_LPSR) {
  50. base = (void *)IOMUXC_SNVS_BASE_ADDR;
  51. mux_mode &= ~IOMUX_CONFIG_LPSR;
  52. }
  53. }
  54. #endif
  55. #endif
  56. if (is_mx7() || is_mx6ull() || is_mx6sll() || mux_ctrl_ofs)
  57. __raw_writel(mux_mode, base + mux_ctrl_ofs);
  58. if (sel_input_ofs)
  59. __raw_writel(sel_input, base + sel_input_ofs);
  60. #ifdef CONFIG_IOMUX_SHARE_CONF_REG
  61. if (!(pad_ctrl & NO_PAD_CTRL))
  62. __raw_writel((mux_mode << PAD_MUX_MODE_SHIFT) | pad_ctrl,
  63. base + pad_ctrl_ofs);
  64. #else
  65. if (!(pad_ctrl & NO_PAD_CTRL) && pad_ctrl_ofs)
  66. __raw_writel(pad_ctrl, base + pad_ctrl_ofs);
  67. #if defined(CONFIG_MX6SLL)
  68. else if ((pad_ctrl & NO_PAD_CTRL) && pad_ctrl_ofs)
  69. clrbits_le32(base + pad_ctrl_ofs, PAD_CTL_IPD_BIT);
  70. #endif
  71. #endif
  72. #ifdef CONFIG_IOMUX_LPSR
  73. if (lpsr == IOMUX_CONFIG_LPSR)
  74. base = (void *)IOMUXC_BASE_ADDR;
  75. #endif
  76. }
  77. /* configures a list of pads within declared with IOMUX_PADS macro */
  78. void imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const *pad_list,
  79. unsigned count)
  80. {
  81. iomux_v3_cfg_t const *p = pad_list;
  82. int stride;
  83. int i;
  84. #if defined(CONFIG_MX6QDL)
  85. stride = 2;
  86. if (!is_mx6dq() && !is_mx6dqp())
  87. p += 1;
  88. #else
  89. stride = 1;
  90. #endif
  91. for (i = 0; i < count; i++) {
  92. imx_iomux_v3_setup_pad(*p);
  93. p += stride;
  94. }
  95. }
  96. void imx_iomux_set_gpr_register(int group, int start_bit,
  97. int num_bits, int value)
  98. {
  99. int i = 0;
  100. u32 reg;
  101. reg = readl(base + group * 4);
  102. while (num_bits) {
  103. reg &= ~(1<<(start_bit + i));
  104. i++;
  105. num_bits--;
  106. }
  107. reg |= (value << start_bit);
  108. writel(reg, base + group * 4);
  109. }
  110. #ifdef CONFIG_IOMUX_SHARE_CONF_REG
  111. void imx_iomux_gpio_set_direction(unsigned int gpio,
  112. unsigned int direction)
  113. {
  114. u32 reg;
  115. /*
  116. * Only on Vybrid the input/output buffer enable flags
  117. * are part of the shared mux/conf register.
  118. */
  119. reg = readl(base + (gpio << 2));
  120. if (direction)
  121. reg |= 0x2;
  122. else
  123. reg &= ~0x2;
  124. writel(reg, base + (gpio << 2));
  125. }
  126. void imx_iomux_gpio_get_function(unsigned int gpio, u32 *gpio_state)
  127. {
  128. *gpio_state = readl(base + (gpio << 2)) &
  129. ((0X07 << PAD_MUX_MODE_SHIFT) | PAD_CTL_OBE_IBE_ENABLE);
  130. }
  131. #endif