cpu.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2007
  4. * Sascha Hauer, Pengutronix
  5. *
  6. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  7. */
  8. #include <bootm.h>
  9. #include <common.h>
  10. #include <netdev.h>
  11. #include <linux/errno.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/imx-regs.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/sys_proto.h>
  16. #include <asm/arch/crm_regs.h>
  17. #include <asm/mach-imx/boot_mode.h>
  18. #include <imx_thermal.h>
  19. #include <ipu_pixfmt.h>
  20. #include <thermal.h>
  21. #include <sata.h>
  22. #ifdef CONFIG_FSL_ESDHC
  23. #include <fsl_esdhc.h>
  24. #endif
  25. #if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
  26. static u32 reset_cause = -1;
  27. static char *get_reset_cause(void)
  28. {
  29. u32 cause;
  30. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  31. cause = readl(&src_regs->srsr);
  32. writel(cause, &src_regs->srsr);
  33. reset_cause = cause;
  34. switch (cause) {
  35. case 0x00001:
  36. case 0x00011:
  37. return "POR";
  38. case 0x00004:
  39. return "CSU";
  40. case 0x00008:
  41. return "IPP USER";
  42. case 0x00010:
  43. #ifdef CONFIG_MX7
  44. return "WDOG1";
  45. #else
  46. return "WDOG";
  47. #endif
  48. case 0x00020:
  49. return "JTAG HIGH-Z";
  50. case 0x00040:
  51. return "JTAG SW";
  52. case 0x00080:
  53. return "WDOG3";
  54. #ifdef CONFIG_MX7
  55. case 0x00100:
  56. return "WDOG4";
  57. case 0x00200:
  58. return "TEMPSENSE";
  59. #elif defined(CONFIG_MX8M)
  60. case 0x00100:
  61. return "WDOG2";
  62. case 0x00200:
  63. return "TEMPSENSE";
  64. #else
  65. case 0x00100:
  66. return "TEMPSENSE";
  67. case 0x10000:
  68. return "WARM BOOT";
  69. #endif
  70. default:
  71. return "unknown reset";
  72. }
  73. }
  74. u32 get_imx_reset_cause(void)
  75. {
  76. return reset_cause;
  77. }
  78. #endif
  79. #if defined(CONFIG_MX53) || defined(CONFIG_MX6)
  80. #if defined(CONFIG_MX53)
  81. #define MEMCTL_BASE ESDCTL_BASE_ADDR
  82. #else
  83. #define MEMCTL_BASE MMDC_P0_BASE_ADDR
  84. #endif
  85. static const unsigned char col_lookup[] = {9, 10, 11, 8, 12, 9, 9, 9};
  86. static const unsigned char bank_lookup[] = {3, 2};
  87. /* these MMDC registers are common to the IMX53 and IMX6 */
  88. struct esd_mmdc_regs {
  89. uint32_t ctl;
  90. uint32_t pdc;
  91. uint32_t otc;
  92. uint32_t cfg0;
  93. uint32_t cfg1;
  94. uint32_t cfg2;
  95. uint32_t misc;
  96. };
  97. #define ESD_MMDC_CTL_GET_ROW(mdctl) ((ctl >> 24) & 7)
  98. #define ESD_MMDC_CTL_GET_COLUMN(mdctl) ((ctl >> 20) & 7)
  99. #define ESD_MMDC_CTL_GET_WIDTH(mdctl) ((ctl >> 16) & 3)
  100. #define ESD_MMDC_CTL_GET_CS1(mdctl) ((ctl >> 30) & 1)
  101. #define ESD_MMDC_MISC_GET_BANK(mdmisc) ((misc >> 5) & 1)
  102. /*
  103. * imx_ddr_size - return size in bytes of DRAM according MMDC config
  104. * The MMDC MDCTL register holds the number of bits for row, col, and data
  105. * width and the MMDC MDMISC register holds the number of banks. Combine
  106. * all these bits to determine the meme size the MMDC has been configured for
  107. */
  108. unsigned imx_ddr_size(void)
  109. {
  110. struct esd_mmdc_regs *mem = (struct esd_mmdc_regs *)MEMCTL_BASE;
  111. unsigned ctl = readl(&mem->ctl);
  112. unsigned misc = readl(&mem->misc);
  113. int bits = 11 + 0 + 0 + 1; /* row + col + bank + width */
  114. bits += ESD_MMDC_CTL_GET_ROW(ctl);
  115. bits += col_lookup[ESD_MMDC_CTL_GET_COLUMN(ctl)];
  116. bits += bank_lookup[ESD_MMDC_MISC_GET_BANK(misc)];
  117. bits += ESD_MMDC_CTL_GET_WIDTH(ctl);
  118. bits += ESD_MMDC_CTL_GET_CS1(ctl);
  119. /* The MX6 can do only 3840 MiB of DRAM */
  120. if (bits == 32)
  121. return 0xf0000000;
  122. return 1 << bits;
  123. }
  124. #endif
  125. #if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
  126. const char *get_imx_type(u32 imxtype)
  127. {
  128. switch (imxtype) {
  129. case MXC_CPU_MX8MQ:
  130. return "8MQ"; /* Quad-core version of the mx8m */
  131. case MXC_CPU_MX7S:
  132. return "7S"; /* Single-core version of the mx7 */
  133. case MXC_CPU_MX7D:
  134. return "7D"; /* Dual-core version of the mx7 */
  135. case MXC_CPU_MX6QP:
  136. return "6QP"; /* Quad-Plus version of the mx6 */
  137. case MXC_CPU_MX6DP:
  138. return "6DP"; /* Dual-Plus version of the mx6 */
  139. case MXC_CPU_MX6Q:
  140. return "6Q"; /* Quad-core version of the mx6 */
  141. case MXC_CPU_MX6D:
  142. return "6D"; /* Dual-core version of the mx6 */
  143. case MXC_CPU_MX6DL:
  144. return "6DL"; /* Dual Lite version of the mx6 */
  145. case MXC_CPU_MX6SOLO:
  146. return "6SOLO"; /* Solo version of the mx6 */
  147. case MXC_CPU_MX6SL:
  148. return "6SL"; /* Solo-Lite version of the mx6 */
  149. case MXC_CPU_MX6SLL:
  150. return "6SLL"; /* SLL version of the mx6 */
  151. case MXC_CPU_MX6SX:
  152. return "6SX"; /* SoloX version of the mx6 */
  153. case MXC_CPU_MX6UL:
  154. return "6UL"; /* Ultra-Lite version of the mx6 */
  155. case MXC_CPU_MX6ULL:
  156. return "6ULL"; /* ULL version of the mx6 */
  157. case MXC_CPU_MX51:
  158. return "51";
  159. case MXC_CPU_MX53:
  160. return "53";
  161. default:
  162. return "??";
  163. }
  164. }
  165. int print_cpuinfo(void)
  166. {
  167. u32 cpurev;
  168. __maybe_unused u32 max_freq;
  169. cpurev = get_cpu_rev();
  170. #if defined(CONFIG_IMX_THERMAL)
  171. struct udevice *thermal_dev;
  172. int cpu_tmp, minc, maxc, ret;
  173. printf("CPU: Freescale i.MX%s rev%d.%d",
  174. get_imx_type((cpurev & 0xFF000) >> 12),
  175. (cpurev & 0x000F0) >> 4,
  176. (cpurev & 0x0000F) >> 0);
  177. max_freq = get_cpu_speed_grade_hz();
  178. if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
  179. printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
  180. } else {
  181. printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
  182. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  183. }
  184. #else
  185. printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
  186. get_imx_type((cpurev & 0xFF000) >> 12),
  187. (cpurev & 0x000F0) >> 4,
  188. (cpurev & 0x0000F) >> 0,
  189. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  190. #endif
  191. #if defined(CONFIG_IMX_THERMAL)
  192. puts("CPU: ");
  193. switch (get_cpu_temp_grade(&minc, &maxc)) {
  194. case TEMP_AUTOMOTIVE:
  195. puts("Automotive temperature grade ");
  196. break;
  197. case TEMP_INDUSTRIAL:
  198. puts("Industrial temperature grade ");
  199. break;
  200. case TEMP_EXTCOMMERCIAL:
  201. puts("Extended Commercial temperature grade ");
  202. break;
  203. default:
  204. puts("Commercial temperature grade ");
  205. break;
  206. }
  207. printf("(%dC to %dC)", minc, maxc);
  208. ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
  209. if (!ret) {
  210. ret = thermal_get_temp(thermal_dev, &cpu_tmp);
  211. if (!ret)
  212. printf(" at %dC\n", cpu_tmp);
  213. else
  214. debug(" - invalid sensor data\n");
  215. } else {
  216. debug(" - invalid sensor device\n");
  217. }
  218. #endif
  219. printf("Reset cause: %s\n", get_reset_cause());
  220. return 0;
  221. }
  222. #endif
  223. int cpu_eth_init(bd_t *bis)
  224. {
  225. int rc = -ENODEV;
  226. #if defined(CONFIG_FEC_MXC)
  227. rc = fecmxc_initialize(bis);
  228. #endif
  229. return rc;
  230. }
  231. #ifdef CONFIG_FSL_ESDHC
  232. /*
  233. * Initializes on-chip MMC controllers.
  234. * to override, implement board_mmc_init()
  235. */
  236. int cpu_mmc_init(bd_t *bis)
  237. {
  238. return fsl_esdhc_mmc_init(bis);
  239. }
  240. #endif
  241. #if !(defined(CONFIG_MX7) || defined(CONFIG_MX8M))
  242. u32 get_ahb_clk(void)
  243. {
  244. struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  245. u32 reg, ahb_podf;
  246. reg = __raw_readl(&imx_ccm->cbcdr);
  247. reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
  248. ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  249. return get_periph_clk() / (ahb_podf + 1);
  250. }
  251. #endif
  252. void arch_preboot_os(void)
  253. {
  254. #if defined(CONFIG_PCIE_IMX)
  255. imx_pcie_remove();
  256. #endif
  257. #if defined(CONFIG_SATA)
  258. sata_remove(0);
  259. #if defined(CONFIG_MX6)
  260. disable_sata_clock();
  261. #endif
  262. #endif
  263. #if defined(CONFIG_VIDEO_IPUV3)
  264. /* disable video before launching O/S */
  265. ipuv3_fb_shutdown();
  266. #endif
  267. #if defined(CONFIG_VIDEO_MXS)
  268. lcdif_power_down();
  269. #endif
  270. }
  271. #ifndef CONFIG_MX8M
  272. void set_chipselect_size(int const cs_size)
  273. {
  274. unsigned int reg;
  275. struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  276. reg = readl(&iomuxc_regs->gpr[1]);
  277. switch (cs_size) {
  278. case CS0_128:
  279. reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
  280. reg |= 0x5;
  281. break;
  282. case CS0_64M_CS1_64M:
  283. reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
  284. reg |= 0x1B;
  285. break;
  286. case CS0_64M_CS1_32M_CS2_32M:
  287. reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
  288. reg |= 0x4B;
  289. break;
  290. case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
  291. reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
  292. reg |= 0x249;
  293. break;
  294. default:
  295. printf("Unknown chip select size: %d\n", cs_size);
  296. break;
  297. }
  298. writel(reg, &iomuxc_regs->gpr[1]);
  299. }
  300. #endif
  301. #if defined(CONFIG_MX7) || defined(CONFIG_MX8M)
  302. /*
  303. * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
  304. * defines a 2-bit SPEED_GRADING
  305. */
  306. #define OCOTP_TESTER3_SPEED_SHIFT 8
  307. enum cpu_speed {
  308. OCOTP_TESTER3_SPEED_GRADE0,
  309. OCOTP_TESTER3_SPEED_GRADE1,
  310. OCOTP_TESTER3_SPEED_GRADE2,
  311. OCOTP_TESTER3_SPEED_GRADE3,
  312. };
  313. u32 get_cpu_speed_grade_hz(void)
  314. {
  315. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  316. struct fuse_bank *bank = &ocotp->bank[1];
  317. struct fuse_bank1_regs *fuse =
  318. (struct fuse_bank1_regs *)bank->fuse_regs;
  319. uint32_t val;
  320. val = readl(&fuse->tester3);
  321. val >>= OCOTP_TESTER3_SPEED_SHIFT;
  322. val &= 0x3;
  323. switch(val) {
  324. case OCOTP_TESTER3_SPEED_GRADE0:
  325. return 800000000;
  326. case OCOTP_TESTER3_SPEED_GRADE1:
  327. return is_mx7() ? 500000000 : 1000000000;
  328. case OCOTP_TESTER3_SPEED_GRADE2:
  329. return is_mx7() ? 1000000000 : 1300000000;
  330. case OCOTP_TESTER3_SPEED_GRADE3:
  331. return is_mx7() ? 1200000000 : 1500000000;
  332. }
  333. return 0;
  334. }
  335. /*
  336. * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
  337. * defines a 2-bit SPEED_GRADING
  338. */
  339. #define OCOTP_TESTER3_TEMP_SHIFT 6
  340. u32 get_cpu_temp_grade(int *minc, int *maxc)
  341. {
  342. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  343. struct fuse_bank *bank = &ocotp->bank[1];
  344. struct fuse_bank1_regs *fuse =
  345. (struct fuse_bank1_regs *)bank->fuse_regs;
  346. uint32_t val;
  347. val = readl(&fuse->tester3);
  348. val >>= OCOTP_TESTER3_TEMP_SHIFT;
  349. val &= 0x3;
  350. if (minc && maxc) {
  351. if (val == TEMP_AUTOMOTIVE) {
  352. *minc = -40;
  353. *maxc = 125;
  354. } else if (val == TEMP_INDUSTRIAL) {
  355. *minc = -40;
  356. *maxc = 105;
  357. } else if (val == TEMP_EXTCOMMERCIAL) {
  358. *minc = -20;
  359. *maxc = 105;
  360. } else {
  361. *minc = 0;
  362. *maxc = 95;
  363. }
  364. }
  365. return val;
  366. }
  367. #endif
  368. #if defined(CONFIG_MX7) || defined(CONFIG_MX8M)
  369. enum boot_device get_boot_device(void)
  370. {
  371. struct bootrom_sw_info **p =
  372. (struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
  373. enum boot_device boot_dev = SD1_BOOT;
  374. u8 boot_type = (*p)->boot_dev_type;
  375. u8 boot_instance = (*p)->boot_dev_instance;
  376. switch (boot_type) {
  377. case BOOT_TYPE_SD:
  378. boot_dev = boot_instance + SD1_BOOT;
  379. break;
  380. case BOOT_TYPE_MMC:
  381. boot_dev = boot_instance + MMC1_BOOT;
  382. break;
  383. case BOOT_TYPE_NAND:
  384. boot_dev = NAND_BOOT;
  385. break;
  386. case BOOT_TYPE_QSPI:
  387. boot_dev = QSPI_BOOT;
  388. break;
  389. case BOOT_TYPE_WEIM:
  390. boot_dev = WEIM_NOR_BOOT;
  391. break;
  392. case BOOT_TYPE_SPINOR:
  393. boot_dev = SPI_NOR_BOOT;
  394. break;
  395. #ifdef CONFIG_MX8M
  396. case BOOT_TYPE_USB:
  397. boot_dev = USB_BOOT;
  398. break;
  399. #endif
  400. default:
  401. break;
  402. }
  403. return boot_dev;
  404. }
  405. #endif
  406. #ifdef CONFIG_NXP_BOARD_REVISION
  407. int nxp_board_rev(void)
  408. {
  409. /*
  410. * Get Board ID information from OCOTP_GP1[15:8]
  411. * RevA: 0x1
  412. * RevB: 0x2
  413. * RevC: 0x3
  414. */
  415. struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
  416. struct fuse_bank *bank = &ocotp->bank[4];
  417. struct fuse_bank4_regs *fuse =
  418. (struct fuse_bank4_regs *)bank->fuse_regs;
  419. return (readl(&fuse->gp1) >> 8 & 0x0F);
  420. }
  421. char nxp_board_rev_string(void)
  422. {
  423. const char *rev = "A";
  424. return (*rev + nxp_board_rev() - 1);
  425. }
  426. #endif