spl.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /* Copyright 2013 Freescale Semiconductor, Inc.
  2. *
  3. * SPDX-License-Identifier: GPL-2.0+
  4. */
  5. #include <common.h>
  6. #include <console.h>
  7. #include <environment.h>
  8. #include <malloc.h>
  9. #include <ns16550.h>
  10. #include <nand.h>
  11. #include <i2c.h>
  12. #include <mmc.h>
  13. #include <fsl_esdhc.h>
  14. #include <spi_flash.h>
  15. #include "../common/sleep.h"
  16. #include "../common/spl.h"
  17. DECLARE_GLOBAL_DATA_PTR;
  18. phys_size_t get_effective_memsize(void)
  19. {
  20. return CONFIG_SYS_L3_SIZE;
  21. }
  22. unsigned long get_board_sys_clk(void)
  23. {
  24. return CONFIG_SYS_CLK_FREQ;
  25. }
  26. unsigned long get_board_ddr_clk(void)
  27. {
  28. return CONFIG_DDR_CLK_FREQ;
  29. }
  30. #define FSL_CORENET_CCSR_PORSR1_RCW_MASK 0xFF800000
  31. void board_init_f(ulong bootflag)
  32. {
  33. u32 plat_ratio, sys_clk, uart_clk;
  34. #if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
  35. u32 porsr1, pinctl;
  36. u32 svr = get_svr();
  37. #endif
  38. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  39. #if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
  40. if (IS_SVR_REV(svr, 1, 0)) {
  41. /*
  42. * There is T1040 SoC issue where NOR, FPGA are inaccessible
  43. * during NAND boot because IFC signals > IFC_AD7 are not
  44. * enabled. This workaround changes RCW source to make all
  45. * signals enabled.
  46. */
  47. porsr1 = in_be32(&gur->porsr1);
  48. pinctl = ((porsr1 & ~(FSL_CORENET_CCSR_PORSR1_RCW_MASK))
  49. | 0x24800000);
  50. out_be32((unsigned int *)(CONFIG_SYS_DCSRBAR + 0x20000),
  51. pinctl);
  52. }
  53. #endif
  54. /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
  55. memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
  56. /* Update GD pointer */
  57. gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
  58. #ifdef CONFIG_DEEP_SLEEP
  59. /* disable the console if boot from deep sleep */
  60. if (is_warm_boot())
  61. fsl_dp_disable_console();
  62. #endif
  63. /* compiler optimization barrier needed for GCC >= 3.4 */
  64. __asm__ __volatile__("" : : : "memory");
  65. console_init_f();
  66. /* initialize selected port with appropriate baud rate */
  67. sys_clk = get_board_sys_clk();
  68. plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  69. uart_clk = sys_clk * plat_ratio / 2;
  70. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  71. uart_clk / 16 / CONFIG_BAUDRATE);
  72. relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
  73. }
  74. void board_init_r(gd_t *gd, ulong dest_addr)
  75. {
  76. bd_t *bd;
  77. bd = (bd_t *)(gd + sizeof(gd_t));
  78. memset(bd, 0, sizeof(bd_t));
  79. gd->bd = bd;
  80. bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
  81. bd->bi_memsize = CONFIG_SYS_L3_SIZE;
  82. arch_cpu_init();
  83. get_clocks();
  84. mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
  85. CONFIG_SPL_RELOC_MALLOC_SIZE);
  86. gd->flags |= GD_FLG_FULL_MALLOC_INIT;
  87. #ifdef CONFIG_SPL_MMC_BOOT
  88. mmc_initialize(bd);
  89. #endif
  90. /* relocate environment function pointers etc. */
  91. #ifdef CONFIG_SPL_NAND_BOOT
  92. nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  93. (uchar *)CONFIG_ENV_ADDR);
  94. #endif
  95. #ifdef CONFIG_SPL_MMC_BOOT
  96. mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  97. (uchar *)CONFIG_ENV_ADDR);
  98. #endif
  99. #ifdef CONFIG_SPL_SPI_BOOT
  100. fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  101. (uchar *)CONFIG_ENV_ADDR);
  102. #endif
  103. gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
  104. gd->env_valid = ENV_VALID;
  105. i2c_init_all();
  106. puts("\n\n");
  107. dram_init();
  108. #ifdef CONFIG_SPL_MMC_BOOT
  109. mmc_boot();
  110. #elif defined(CONFIG_SPL_SPI_BOOT)
  111. fsl_spi_boot();
  112. #elif defined(CONFIG_SPL_NAND_BOOT)
  113. nand_boot();
  114. #endif
  115. }