iomux-v3.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Based on Linux i.MX iomux-v3.h file:
  3. * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
  4. * <armlinux@phytec.de>
  5. *
  6. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __MACH_IOMUX_V3_H__
  11. #define __MACH_IOMUX_V3_H__
  12. #include <common.h>
  13. /*
  14. * build IOMUX_PAD structure
  15. *
  16. * This iomux scheme is based around pads, which are the physical balls
  17. * on the processor.
  18. *
  19. * - Each pad has a pad control register (IOMUXC_SW_PAD_CTRL_x) which controls
  20. * things like driving strength and pullup/pulldown.
  21. * - Each pad can have but not necessarily does have an output routing register
  22. * (IOMUXC_SW_MUX_CTL_PAD_x).
  23. * - Each pad can have but not necessarily does have an input routing register
  24. * (IOMUXC_x_SELECT_INPUT)
  25. *
  26. * The three register sets do not have a fixed offset to each other,
  27. * hence we order this table by pad control registers (which all pads
  28. * have) and put the optional i/o routing registers into additional
  29. * fields.
  30. *
  31. * The naming convention for the pad modes is SOC_PAD_<padname>__<padmode>
  32. * If <padname> or <padmode> refers to a GPIO, it is named GPIO_<unit>_<num>
  33. *
  34. * IOMUX/PAD Bit field definitions
  35. *
  36. * MUX_CTRL_OFS: 0..11 (12)
  37. * PAD_CTRL_OFS: 12..23 (12)
  38. * SEL_INPUT_OFS: 24..35 (12)
  39. * MUX_MODE + SION + LPSR: 36..41 (6)
  40. * PAD_CTRL + NO_PAD_CTRL: 42..59 (18)
  41. * SEL_INP: 60..63 (4)
  42. */
  43. typedef u64 iomux_v3_cfg_t;
  44. #define MUX_CTRL_OFS_SHIFT 0
  45. #define MUX_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << MUX_CTRL_OFS_SHIFT)
  46. #define MUX_PAD_CTRL_OFS_SHIFT 12
  47. #define MUX_PAD_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << \
  48. MUX_PAD_CTRL_OFS_SHIFT)
  49. #define MUX_SEL_INPUT_OFS_SHIFT 24
  50. #define MUX_SEL_INPUT_OFS_MASK ((iomux_v3_cfg_t)0xfff << \
  51. MUX_SEL_INPUT_OFS_SHIFT)
  52. #define MUX_MODE_SHIFT 36
  53. #define MUX_MODE_MASK ((iomux_v3_cfg_t)0x3f << MUX_MODE_SHIFT)
  54. #define MUX_PAD_CTRL_SHIFT 42
  55. #define MUX_PAD_CTRL_MASK ((iomux_v3_cfg_t)0x3ffff << MUX_PAD_CTRL_SHIFT)
  56. #define MUX_SEL_INPUT_SHIFT 60
  57. #define MUX_SEL_INPUT_MASK ((iomux_v3_cfg_t)0xf << MUX_SEL_INPUT_SHIFT)
  58. #define MUX_MODE_SION ((iomux_v3_cfg_t)IOMUX_CONFIG_SION << \
  59. MUX_MODE_SHIFT)
  60. #define MUX_PAD_CTRL(x) ((iomux_v3_cfg_t)(x) << MUX_PAD_CTRL_SHIFT)
  61. #define IOMUX_PAD(pad_ctrl_ofs, mux_ctrl_ofs, mux_mode, sel_input_ofs, \
  62. sel_input, pad_ctrl) \
  63. (((iomux_v3_cfg_t)(mux_ctrl_ofs) << MUX_CTRL_OFS_SHIFT) | \
  64. ((iomux_v3_cfg_t)(mux_mode) << MUX_MODE_SHIFT) | \
  65. ((iomux_v3_cfg_t)(pad_ctrl_ofs) << MUX_PAD_CTRL_OFS_SHIFT) | \
  66. ((iomux_v3_cfg_t)(pad_ctrl) << MUX_PAD_CTRL_SHIFT) | \
  67. ((iomux_v3_cfg_t)(sel_input_ofs) << MUX_SEL_INPUT_OFS_SHIFT)| \
  68. ((iomux_v3_cfg_t)(sel_input) << MUX_SEL_INPUT_SHIFT))
  69. #define NEW_PAD_CTRL(cfg, pad) (((cfg) & ~MUX_PAD_CTRL_MASK) | \
  70. MUX_PAD_CTRL(pad))
  71. #define __NA_ 0x000
  72. #define NO_MUX_I 0
  73. #define NO_PAD_I 0
  74. #define NO_PAD_CTRL (1 << 17)
  75. #define IOMUX_CONFIG_LPSR 0x20
  76. #define MUX_MODE_LPSR ((iomux_v3_cfg_t)IOMUX_CONFIG_LPSR << \
  77. MUX_MODE_SHIFT)
  78. #ifdef CONFIG_MX7
  79. #define IOMUX_LPSR_SEL_INPUT_OFS 0x70000
  80. #define PAD_CTL_DSE_1P8V_140OHM (0x0<<0)
  81. #define PAD_CTL_DSE_1P8V_35OHM (0x1<<0)
  82. #define PAD_CTL_DSE_1P8V_70OHM (0x2<<0)
  83. #define PAD_CTL_DSE_1P8V_23OHM (0x3<<0)
  84. #define PAD_CTL_DSE_3P3V_196OHM (0x0<<0)
  85. #define PAD_CTL_DSE_3P3V_49OHM (0x1<<0)
  86. #define PAD_CTL_DSE_3P3V_98OHM (0x2<<0)
  87. #define PAD_CTL_DSE_3P3V_32OHM (0x3<<0)
  88. #define PAD_CTL_SRE_FAST (0 << 2)
  89. #define PAD_CTL_SRE_SLOW (0x1 << 2)
  90. #define PAD_CTL_HYS (0x1 << 3)
  91. #define PAD_CTL_PUE (0x1 << 4)
  92. #define PAD_CTL_PUS_PD100KOHM ((0x0 << 5) | PAD_CTL_PUE)
  93. #define PAD_CTL_PUS_PU5KOHM ((0x1 << 5) | PAD_CTL_PUE)
  94. #define PAD_CTL_PUS_PU47KOHM ((0x2 << 5) | PAD_CTL_PUE)
  95. #define PAD_CTL_PUS_PU100KOHM ((0x3 << 5) | PAD_CTL_PUE)
  96. #else
  97. #ifdef CONFIG_MX6
  98. #define PAD_CTL_HYS (1 << 16)
  99. #define PAD_CTL_PUS_100K_DOWN (0 << 14 | PAD_CTL_PUE)
  100. #define PAD_CTL_PUS_47K_UP (1 << 14 | PAD_CTL_PUE)
  101. #define PAD_CTL_PUS_100K_UP (2 << 14 | PAD_CTL_PUE)
  102. #define PAD_CTL_PUS_22K_UP (3 << 14 | PAD_CTL_PUE)
  103. #define PAD_CTL_PUE (1 << 13 | PAD_CTL_PKE)
  104. #define PAD_CTL_PKE (1 << 12)
  105. #define PAD_CTL_ODE (1 << 11)
  106. #if defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL)
  107. #define PAD_CTL_SPEED_LOW (0 << 6)
  108. #else
  109. #define PAD_CTL_SPEED_LOW (1 << 6)
  110. #endif
  111. #define PAD_CTL_SPEED_MED (2 << 6)
  112. #define PAD_CTL_SPEED_HIGH (3 << 6)
  113. #define PAD_CTL_DSE_DISABLE (0 << 3)
  114. #define PAD_CTL_DSE_240ohm (1 << 3)
  115. #define PAD_CTL_DSE_120ohm (2 << 3)
  116. #define PAD_CTL_DSE_80ohm (3 << 3)
  117. #define PAD_CTL_DSE_60ohm (4 << 3)
  118. #define PAD_CTL_DSE_48ohm (5 << 3)
  119. #define PAD_CTL_DSE_40ohm (6 << 3)
  120. #define PAD_CTL_DSE_34ohm (7 << 3)
  121. /* i.MX6SL/SLL */
  122. #define PAD_CTL_LVE (1 << 1)
  123. #define PAD_CTL_LVE_BIT (1 << 22)
  124. /* i.MX6SLL */
  125. #define PAD_CTL_IPD_BIT (1 << 27)
  126. #elif defined(CONFIG_VF610)
  127. #define PAD_MUX_MODE_SHIFT 20
  128. #define PAD_CTL_INPUT_DIFFERENTIAL (1 << 16)
  129. #define PAD_CTL_SPEED_MED (1 << 12)
  130. #define PAD_CTL_SPEED_HIGH (3 << 12)
  131. #define PAD_CTL_SRE (1 << 11)
  132. #define PAD_CTL_ODE (1 << 10)
  133. #define PAD_CTL_DSE_150ohm (1 << 6)
  134. #define PAD_CTL_DSE_75ohm (2 << 6)
  135. #define PAD_CTL_DSE_50ohm (3 << 6)
  136. #define PAD_CTL_DSE_37ohm (4 << 6)
  137. #define PAD_CTL_DSE_30ohm (5 << 6)
  138. #define PAD_CTL_DSE_25ohm (6 << 6)
  139. #define PAD_CTL_DSE_20ohm (7 << 6)
  140. #define PAD_CTL_PUS_47K_UP (1 << 4 | PAD_CTL_PUE)
  141. #define PAD_CTL_PUS_100K_UP (2 << 4 | PAD_CTL_PUE)
  142. #define PAD_CTL_PUS_22K_UP (3 << 4 | PAD_CTL_PUE)
  143. #define PAD_CTL_PKE (1 << 3)
  144. #define PAD_CTL_PUE (1 << 2 | PAD_CTL_PKE)
  145. #define PAD_CTL_OBE_IBE_ENABLE (3 << 0)
  146. #define PAD_CTL_OBE_ENABLE (1 << 1)
  147. #define PAD_CTL_IBE_ENABLE (1 << 0)
  148. #else
  149. #define PAD_CTL_DVS (1 << 13)
  150. #define PAD_CTL_INPUT_DDR (1 << 9)
  151. #define PAD_CTL_HYS (1 << 8)
  152. #define PAD_CTL_PKE (1 << 7)
  153. #define PAD_CTL_PUE (1 << 6 | PAD_CTL_PKE)
  154. #define PAD_CTL_PUS_100K_DOWN (0 << 4 | PAD_CTL_PUE)
  155. #define PAD_CTL_PUS_47K_UP (1 << 4 | PAD_CTL_PUE)
  156. #define PAD_CTL_PUS_100K_UP (2 << 4 | PAD_CTL_PUE)
  157. #define PAD_CTL_PUS_22K_UP (3 << 4 | PAD_CTL_PUE)
  158. #define PAD_CTL_ODE (1 << 3)
  159. #define PAD_CTL_DSE_LOW (0 << 1)
  160. #define PAD_CTL_DSE_MED (1 << 1)
  161. #define PAD_CTL_DSE_HIGH (2 << 1)
  162. #define PAD_CTL_DSE_MAX (3 << 1)
  163. #endif
  164. #define PAD_CTL_SRE_SLOW (0 << 0)
  165. #define PAD_CTL_SRE_FAST (1 << 0)
  166. #endif
  167. #define IOMUX_CONFIG_SION 0x10
  168. #define GPIO_PIN_MASK 0x1f
  169. #define GPIO_PORT_SHIFT 5
  170. #define GPIO_PORT_MASK (0x7 << GPIO_PORT_SHIFT)
  171. #define GPIO_PORTA (0 << GPIO_PORT_SHIFT)
  172. #define GPIO_PORTB (1 << GPIO_PORT_SHIFT)
  173. #define GPIO_PORTC (2 << GPIO_PORT_SHIFT)
  174. #define GPIO_PORTD (3 << GPIO_PORT_SHIFT)
  175. #define GPIO_PORTE (4 << GPIO_PORT_SHIFT)
  176. #define GPIO_PORTF (5 << GPIO_PORT_SHIFT)
  177. void imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad);
  178. void imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const *pad_list,
  179. unsigned count);
  180. /*
  181. * Set bits for general purpose registers
  182. */
  183. void imx_iomux_set_gpr_register(int group, int start_bit,
  184. int num_bits, int value);
  185. #ifdef CONFIG_IOMUX_SHARE_CONF_REG
  186. void imx_iomux_gpio_set_direction(unsigned int gpio,
  187. unsigned int direction);
  188. void imx_iomux_gpio_get_function(unsigned int gpio,
  189. u32 *gpio_state);
  190. #endif
  191. /* macros for declaring and using pinmux array */
  192. #if defined(CONFIG_MX6QDL)
  193. #define IOMUX_PADS(x) (MX6Q_##x), (MX6DL_##x)
  194. #define SETUP_IOMUX_PAD(def) \
  195. if (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D)) { \
  196. imx_iomux_v3_setup_pad(MX6Q_##def); \
  197. } else { \
  198. imx_iomux_v3_setup_pad(MX6DL_##def); \
  199. }
  200. #define SETUP_IOMUX_PADS(x) \
  201. imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x)/2)
  202. #elif defined(CONFIG_MX6Q) || defined(CONFIG_MX6D)
  203. #define IOMUX_PADS(x) MX6Q_##x
  204. #define SETUP_IOMUX_PAD(def) \
  205. imx_iomux_v3_setup_pad(MX6Q_##def);
  206. #define SETUP_IOMUX_PADS(x) \
  207. imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
  208. #elif defined(CONFIG_MX6UL)
  209. #define IOMUX_PADS(x) MX6_##x
  210. #define SETUP_IOMUX_PAD(def) \
  211. imx_iomux_v3_setup_pad(MX6_##def);
  212. #define SETUP_IOMUX_PADS(x) \
  213. imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
  214. #else
  215. #define IOMUX_PADS(x) MX6DL_##x
  216. #define SETUP_IOMUX_PAD(def) \
  217. imx_iomux_v3_setup_pad(MX6DL_##def);
  218. #define SETUP_IOMUX_PADS(x) \
  219. imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
  220. #endif
  221. #endif /* __MACH_IOMUX_V3_H__*/