fsl_ddr_gen4.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <fsl_ddr_sdram.h>
  9. #include <asm/processor.h>
  10. #include <fsl_ddr.h>
  11. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  12. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  13. #endif
  14. /*
  15. * regs has the to-be-set values for DDR controller registers
  16. * ctrl_num is the DDR controller number
  17. * step: 0 goes through the initialization in one pass
  18. * 1 sets registers and returns before enabling controller
  19. * 2 resumes from step 1 and continues to initialize
  20. * Dividing the initialization to two steps to deassert DDR reset signal
  21. * to comply with JEDEC specs for RDIMMs.
  22. */
  23. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  24. unsigned int ctrl_num, int step)
  25. {
  26. unsigned int i, bus_width;
  27. struct ccsr_ddr __iomem *ddr;
  28. u32 temp_sdram_cfg;
  29. u32 total_gb_size_per_controller;
  30. int timeout;
  31. switch (ctrl_num) {
  32. case 0:
  33. ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  34. break;
  35. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  36. case 1:
  37. ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  38. break;
  39. #endif
  40. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  41. case 2:
  42. ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  43. break;
  44. #endif
  45. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  46. case 3:
  47. ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  48. break;
  49. #endif
  50. default:
  51. printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
  52. return;
  53. }
  54. if (step == 2)
  55. goto step2;
  56. if (regs->ddr_eor)
  57. ddr_out32(&ddr->eor, regs->ddr_eor);
  58. ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  59. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  60. if (i == 0) {
  61. ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
  62. ddr_out32(&ddr->cs0_config, regs->cs[i].config);
  63. ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
  64. } else if (i == 1) {
  65. ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
  66. ddr_out32(&ddr->cs1_config, regs->cs[i].config);
  67. ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
  68. } else if (i == 2) {
  69. ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
  70. ddr_out32(&ddr->cs2_config, regs->cs[i].config);
  71. ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
  72. } else if (i == 3) {
  73. ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
  74. ddr_out32(&ddr->cs3_config, regs->cs[i].config);
  75. ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
  76. }
  77. }
  78. ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  79. ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  80. ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  81. ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  82. ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  83. ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  84. ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg_6);
  85. ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg_7);
  86. ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg_8);
  87. ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg_9);
  88. ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  89. ddr_out32(&ddr->dq_map_0, regs->dq_map_0);
  90. ddr_out32(&ddr->dq_map_1, regs->dq_map_1);
  91. ddr_out32(&ddr->dq_map_2, regs->dq_map_2);
  92. ddr_out32(&ddr->dq_map_3, regs->dq_map_3);
  93. ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  94. ddr_out32(&ddr->sdram_cfg_3, regs->ddr_sdram_cfg_3);
  95. ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  96. ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  97. ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  98. ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  99. ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  100. ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  101. ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  102. ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  103. ddr_out32(&ddr->sdram_mode_9, regs->ddr_sdram_mode_9);
  104. ddr_out32(&ddr->sdram_mode_10, regs->ddr_sdram_mode_10);
  105. ddr_out32(&ddr->sdram_mode_11, regs->ddr_sdram_mode_11);
  106. ddr_out32(&ddr->sdram_mode_12, regs->ddr_sdram_mode_12);
  107. ddr_out32(&ddr->sdram_mode_13, regs->ddr_sdram_mode_13);
  108. ddr_out32(&ddr->sdram_mode_14, regs->ddr_sdram_mode_14);
  109. ddr_out32(&ddr->sdram_mode_15, regs->ddr_sdram_mode_15);
  110. ddr_out32(&ddr->sdram_mode_16, regs->ddr_sdram_mode_16);
  111. ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  112. ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  113. ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
  114. ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
  115. ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  116. ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  117. #ifndef CONFIG_SYS_FSL_DDR_EMU
  118. /*
  119. * Skip these two registers if running on emulator
  120. * because emulator doesn't have skew between bytes.
  121. */
  122. if (regs->ddr_wrlvl_cntl_2)
  123. ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  124. if (regs->ddr_wrlvl_cntl_3)
  125. ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  126. #endif
  127. ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  128. ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  129. ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  130. ddr_out32(&ddr->ddr_sdram_rcw_3, regs->ddr_sdram_rcw_3);
  131. ddr_out32(&ddr->ddr_sdram_rcw_4, regs->ddr_sdram_rcw_4);
  132. ddr_out32(&ddr->ddr_sdram_rcw_5, regs->ddr_sdram_rcw_5);
  133. ddr_out32(&ddr->ddr_sdram_rcw_6, regs->ddr_sdram_rcw_6);
  134. ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  135. ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  136. ddr_out32(&ddr->err_disable, regs->err_disable);
  137. ddr_out32(&ddr->err_int_en, regs->err_int_en);
  138. for (i = 0; i < 32; i++) {
  139. if (regs->debug[i]) {
  140. debug("Write to debug_%d as %08x\n",
  141. i+1, regs->debug[i]);
  142. ddr_out32(&ddr->debug[i], regs->debug[i]);
  143. }
  144. }
  145. /*
  146. * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
  147. * deasserted. Clocks start when any chip select is enabled and clock
  148. * control register is set. Because all DDR components are connected to
  149. * one reset signal, this needs to be done in two steps. Step 1 is to
  150. * get the clocks started. Step 2 resumes after reset signal is
  151. * deasserted.
  152. */
  153. if (step == 1) {
  154. udelay(200);
  155. return;
  156. }
  157. step2:
  158. /* Set, but do not enable the memory */
  159. temp_sdram_cfg = regs->ddr_sdram_cfg;
  160. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  161. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg);
  162. /*
  163. * 500 painful micro-seconds must elapse between
  164. * the DDR clock setup and the DDR config enable.
  165. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  166. * we choose the max, that is 500 us for all of case.
  167. */
  168. udelay(500);
  169. asm volatile("sync;isync");
  170. /* Let the controller go */
  171. temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  172. ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  173. asm volatile("sync;isync");
  174. total_gb_size_per_controller = 0;
  175. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  176. if (!(regs->cs[i].config & 0x80000000))
  177. continue;
  178. total_gb_size_per_controller += 1 << (
  179. ((regs->cs[i].config >> 14) & 0x3) + 2 +
  180. ((regs->cs[i].config >> 8) & 0x7) + 12 +
  181. ((regs->cs[i].config >> 4) & 0x3) + 0 +
  182. ((regs->cs[i].config >> 0) & 0x7) + 8 +
  183. 3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
  184. 26); /* minus 26 (count of 64M) */
  185. }
  186. if (fsl_ddr_get_intl3r() & 0x80000000) /* 3-way interleaving */
  187. total_gb_size_per_controller *= 3;
  188. else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
  189. total_gb_size_per_controller <<= 1;
  190. /*
  191. * total memory / bus width = transactions needed
  192. * transactions needed / data rate = seconds
  193. * to add plenty of buffer, double the time
  194. * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
  195. * Let's wait for 800ms
  196. */
  197. bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK)
  198. >> SDRAM_CFG_DBW_SHIFT);
  199. timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
  200. (get_ddr_freq(0) >> 20)) << 2;
  201. total_gb_size_per_controller >>= 4; /* shift down to gb size */
  202. debug("total %d GB\n", total_gb_size_per_controller);
  203. debug("Need to wait up to %d * 10ms\n", timeout);
  204. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  205. while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
  206. (timeout >= 0)) {
  207. udelay(10000); /* throttle polling rate */
  208. timeout--;
  209. }
  210. if (timeout <= 0)
  211. printf("Waiting for D_INIT timeout. Memory may not work.\n");
  212. }