system_manager.h 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2013-2017 Altera Corporation <www.altera.com>
  4. */
  5. #ifndef _SYSTEM_MANAGER_H_
  6. #define _SYSTEM_MANAGER_H_
  7. #if defined(CONFIG_TARGET_SOCFPGA_STRATIX10)
  8. #include <asm/arch/system_manager_s10.h>
  9. #else
  10. #define SYSMGR_ROMCODEGRP_CTRL_WARMRSTCFGPINMUX BIT(0)
  11. #define SYSMGR_ROMCODEGRP_CTRL_WARMRSTCFGIO BIT(1)
  12. #define SYSMGR_ECC_OCRAM_EN BIT(0)
  13. #define SYSMGR_ECC_OCRAM_SERR BIT(3)
  14. #define SYSMGR_ECC_OCRAM_DERR BIT(4)
  15. #define SYSMGR_FPGAINTF_USEFPGA 0x1
  16. #define SYSMGR_FPGAINTF_SPIM0 BIT(0)
  17. #define SYSMGR_FPGAINTF_SPIM1 BIT(1)
  18. #define SYSMGR_FPGAINTF_EMAC0 BIT(2)
  19. #define SYSMGR_FPGAINTF_EMAC1 BIT(3)
  20. #define SYSMGR_FPGAINTF_NAND BIT(4)
  21. #define SYSMGR_FPGAINTF_SDMMC BIT(5)
  22. #define SYSMGR_SDMMC_DRVSEL_SHIFT 0
  23. /* EMAC Group Bit definitions */
  24. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII 0x0
  25. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII 0x1
  26. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII 0x2
  27. #define SYSMGR_EMACGRP_CTRL_PHYSEL0_LSB 0
  28. #define SYSMGR_EMACGRP_CTRL_PHYSEL1_LSB 2
  29. #define SYSMGR_EMACGRP_CTRL_PHYSEL_MASK 0x3
  30. /* For dedicated IO configuration */
  31. /* Voltage select enums */
  32. #define VOLTAGE_SEL_3V 0x0
  33. #define VOLTAGE_SEL_1P8V 0x1
  34. #define VOLTAGE_SEL_2P5V 0x2
  35. /* Input buffer enable */
  36. #define INPUT_BUF_DISABLE 0
  37. #define INPUT_BUF_1P8V 1
  38. #define INPUT_BUF_2P5V3V 2
  39. /* Weak pull up enable */
  40. #define WK_PU_DISABLE 0
  41. #define WK_PU_ENABLE 1
  42. /* Pull up slew rate control */
  43. #define PU_SLW_RT_SLOW 0
  44. #define PU_SLW_RT_FAST 1
  45. #define PU_SLW_RT_DEFAULT PU_SLW_RT_SLOW
  46. /* Pull down slew rate control */
  47. #define PD_SLW_RT_SLOW 0
  48. #define PD_SLW_RT_FAST 1
  49. #define PD_SLW_RT_DEFAULT PD_SLW_RT_SLOW
  50. /* Drive strength control */
  51. #define PU_DRV_STRG_DEFAULT 0x10
  52. #define PD_DRV_STRG_DEFAULT 0x10
  53. /* bit position */
  54. #define PD_DRV_STRG_LSB 0
  55. #define PD_SLW_RT_LSB 5
  56. #define PU_DRV_STRG_LSB 8
  57. #define PU_SLW_RT_LSB 13
  58. #define WK_PU_LSB 16
  59. #define INPUT_BUF_LSB 17
  60. #define BIAS_TRIM_LSB 19
  61. #define VOLTAGE_SEL_LSB 0
  62. #define ALT_SYSMGR_NOC_H2F_SET_MSK BIT(0)
  63. #define ALT_SYSMGR_NOC_LWH2F_SET_MSK BIT(4)
  64. #define ALT_SYSMGR_NOC_F2H_SET_MSK BIT(8)
  65. #define ALT_SYSMGR_NOC_F2SDR0_SET_MSK BIT(16)
  66. #define ALT_SYSMGR_NOC_F2SDR1_SET_MSK BIT(20)
  67. #define ALT_SYSMGR_NOC_F2SDR2_SET_MSK BIT(24)
  68. #define ALT_SYSMGR_NOC_TMO_EN_SET_MSK BIT(0)
  69. #define ALT_SYSMGR_ECC_INTSTAT_SERR_OCRAM_SET_MSK BIT(1)
  70. #define ALT_SYSMGR_ECC_INTSTAT_DERR_OCRAM_SET_MSK BIT(1)
  71. #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
  72. #include <asm/arch/system_manager_gen5.h>
  73. #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
  74. #include <asm/arch/system_manager_arria10.h>
  75. #endif
  76. #define SYSMGR_GET_BOOTINFO_BSEL(bsel) \
  77. (((bsel) >> SYSMGR_BOOTINFO_BSEL_SHIFT) & 7)
  78. #endif
  79. #endif /* _SYSTEM_MANAGER_H_ */