mxc_i2c.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * i2c driver for Freescale i.MX series
  3. *
  4. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  5. * (c) 2011 Marek Vasut <marek.vasut@gmail.com>
  6. *
  7. * Based on i2c-imx.c from linux kernel:
  8. * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de>
  9. * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de>
  10. * Copyright (C) 2007 RightHand Technologies, Inc.
  11. * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
  12. *
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/io.h>
  34. #if defined(CONFIG_HARD_I2C)
  35. #include <asm/arch/clock.h>
  36. #include <asm/arch/imx-regs.h>
  37. struct mxc_i2c_regs {
  38. uint32_t iadr;
  39. uint32_t ifdr;
  40. uint32_t i2cr;
  41. uint32_t i2sr;
  42. uint32_t i2dr;
  43. };
  44. #define I2CR_IEN (1 << 7)
  45. #define I2CR_IIEN (1 << 6)
  46. #define I2CR_MSTA (1 << 5)
  47. #define I2CR_MTX (1 << 4)
  48. #define I2CR_TX_NO_AK (1 << 3)
  49. #define I2CR_RSTA (1 << 2)
  50. #define I2SR_ICF (1 << 7)
  51. #define I2SR_IBB (1 << 5)
  52. #define I2SR_IIF (1 << 1)
  53. #define I2SR_RX_NO_AK (1 << 0)
  54. #if defined(CONFIG_SYS_I2C_MX31_PORT1)
  55. #define I2C_BASE 0x43f80000
  56. #define I2C_CLK_OFFSET 26
  57. #elif defined (CONFIG_SYS_I2C_MX31_PORT2)
  58. #define I2C_BASE 0x43f98000
  59. #define I2C_CLK_OFFSET 28
  60. #elif defined (CONFIG_SYS_I2C_MX31_PORT3)
  61. #define I2C_BASE 0x43f84000
  62. #define I2C_CLK_OFFSET 30
  63. #elif defined(CONFIG_SYS_I2C_MX53_PORT1)
  64. #define I2C_BASE I2C1_BASE_ADDR
  65. #elif defined(CONFIG_SYS_I2C_MX53_PORT2)
  66. #define I2C_BASE I2C2_BASE_ADDR
  67. #elif defined(CONFIG_SYS_I2C_MX35_PORT1)
  68. #define I2C_BASE I2C_BASE_ADDR
  69. #elif defined(CONFIG_SYS_I2C_MX35_PORT2)
  70. #define I2C_BASE I2C2_BASE_ADDR
  71. #elif defined(CONFIG_SYS_I2C_MX35_PORT3)
  72. #define I2C_BASE I2C3_BASE_ADDR
  73. #else
  74. #error "define CONFIG_SYS_I2C_MX<Processor>_PORTx to use the mx I2C driver"
  75. #endif
  76. #define I2C_MAX_TIMEOUT 10000
  77. static u16 i2c_clk_div[50][2] = {
  78. { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
  79. { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
  80. { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
  81. { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
  82. { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
  83. { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
  84. { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
  85. { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
  86. { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
  87. { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
  88. { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
  89. { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
  90. { 3072, 0x1E }, { 3840, 0x1F }
  91. };
  92. static u8 clk_div;
  93. /*
  94. * Calculate and set proper clock divider
  95. */
  96. static void i2c_imx_set_clk(unsigned int rate)
  97. {
  98. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  99. unsigned int i2c_clk_rate;
  100. unsigned int div;
  101. #if defined(CONFIG_MX31)
  102. struct clock_control_regs *sc_regs =
  103. (struct clock_control_regs *)CCM_BASE;
  104. /* start the required I2C clock */
  105. writel(readl(&sc_regs->cgr0) | (3 << I2C_CLK_OFFSET),
  106. &sc_regs->cgr0);
  107. #endif
  108. /* Divider value calculation */
  109. i2c_clk_rate = mxc_get_clock(MXC_IPG_PERCLK);
  110. div = (i2c_clk_rate + rate - 1) / rate;
  111. if (div < i2c_clk_div[0][0])
  112. clk_div = 0;
  113. else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
  114. clk_div = ARRAY_SIZE(i2c_clk_div) - 1;
  115. else
  116. for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++)
  117. ;
  118. /* Store divider value */
  119. writeb(i2c_clk_div[clk_div][1], &i2c_regs->ifdr);
  120. }
  121. /*
  122. * Reset I2C Controller
  123. */
  124. void i2c_reset(void)
  125. {
  126. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  127. writeb(0, &i2c_regs->i2cr); /* Reset module */
  128. writeb(0, &i2c_regs->i2sr);
  129. }
  130. /*
  131. * Init I2C Bus
  132. */
  133. void i2c_init(int speed, int unused)
  134. {
  135. i2c_imx_set_clk(speed);
  136. i2c_reset();
  137. }
  138. /*
  139. * Set I2C Speed
  140. */
  141. int i2c_set_bus_speed(unsigned int speed)
  142. {
  143. i2c_init(speed, 0);
  144. return 0;
  145. }
  146. /*
  147. * Get I2C Speed
  148. */
  149. unsigned int i2c_get_bus_speed(void)
  150. {
  151. return mxc_get_clock(MXC_IPG_PERCLK) / i2c_clk_div[clk_div][0];
  152. }
  153. /*
  154. * Wait for bus to be busy (or free if for_busy = 0)
  155. *
  156. * for_busy = 1: Wait for IBB to be asserted
  157. * for_busy = 0: Wait for IBB to be de-asserted
  158. */
  159. int i2c_imx_bus_busy(int for_busy)
  160. {
  161. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  162. unsigned int temp;
  163. int timeout = I2C_MAX_TIMEOUT;
  164. while (timeout--) {
  165. temp = readb(&i2c_regs->i2sr);
  166. if (for_busy && (temp & I2SR_IBB))
  167. return 0;
  168. if (!for_busy && !(temp & I2SR_IBB))
  169. return 0;
  170. udelay(1);
  171. }
  172. return 1;
  173. }
  174. /*
  175. * Wait for transaction to complete
  176. */
  177. int i2c_imx_trx_complete(void)
  178. {
  179. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  180. int timeout = I2C_MAX_TIMEOUT;
  181. while (timeout--) {
  182. if (readb(&i2c_regs->i2sr) & I2SR_IIF) {
  183. writeb(0, &i2c_regs->i2sr);
  184. return 0;
  185. }
  186. udelay(1);
  187. }
  188. return 1;
  189. }
  190. /*
  191. * Check if the transaction was ACKed
  192. */
  193. int i2c_imx_acked(void)
  194. {
  195. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  196. return readb(&i2c_regs->i2sr) & I2SR_RX_NO_AK;
  197. }
  198. /*
  199. * Start the controller
  200. */
  201. int i2c_imx_start(void)
  202. {
  203. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  204. unsigned int temp = 0;
  205. int result;
  206. writeb(i2c_clk_div[clk_div][1], &i2c_regs->ifdr);
  207. /* Enable I2C controller */
  208. writeb(0, &i2c_regs->i2sr);
  209. writeb(I2CR_IEN, &i2c_regs->i2cr);
  210. /* Wait controller to be stable */
  211. udelay(50);
  212. /* Start I2C transaction */
  213. temp = readb(&i2c_regs->i2cr);
  214. temp |= I2CR_MSTA;
  215. writeb(temp, &i2c_regs->i2cr);
  216. result = i2c_imx_bus_busy(1);
  217. if (result)
  218. return result;
  219. temp |= I2CR_MTX | I2CR_TX_NO_AK;
  220. writeb(temp, &i2c_regs->i2cr);
  221. return 0;
  222. }
  223. /*
  224. * Stop the controller
  225. */
  226. void i2c_imx_stop(void)
  227. {
  228. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  229. unsigned int temp = 0;
  230. /* Stop I2C transaction */
  231. temp = readb(&i2c_regs->i2cr);
  232. temp |= ~(I2CR_MSTA | I2CR_MTX);
  233. writeb(temp, &i2c_regs->i2cr);
  234. i2c_imx_bus_busy(0);
  235. /* Disable I2C controller */
  236. writeb(0, &i2c_regs->i2cr);
  237. }
  238. /*
  239. * Set chip address and access mode
  240. *
  241. * read = 1: READ access
  242. * read = 0: WRITE access
  243. */
  244. int i2c_imx_set_chip_addr(uchar chip, int read)
  245. {
  246. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  247. int ret;
  248. writeb((chip << 1) | read, &i2c_regs->i2dr);
  249. ret = i2c_imx_trx_complete();
  250. if (ret)
  251. return ret;
  252. ret = i2c_imx_acked();
  253. if (ret)
  254. return ret;
  255. return ret;
  256. }
  257. /*
  258. * Write register address
  259. */
  260. int i2c_imx_set_reg_addr(uint addr, int alen)
  261. {
  262. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  263. int ret;
  264. int i;
  265. for (i = 0; i < (8 * alen); i += 8) {
  266. writeb((addr >> i) & 0xff, &i2c_regs->i2dr);
  267. ret = i2c_imx_trx_complete();
  268. if (ret)
  269. break;
  270. ret = i2c_imx_acked();
  271. if (ret)
  272. break;
  273. }
  274. return ret;
  275. }
  276. /*
  277. * Try if a chip add given address responds (probe the chip)
  278. */
  279. int i2c_probe(uchar chip)
  280. {
  281. int ret;
  282. ret = i2c_imx_start();
  283. if (ret)
  284. return ret;
  285. ret = i2c_imx_set_chip_addr(chip, 0);
  286. if (ret)
  287. return ret;
  288. i2c_imx_stop();
  289. return ret;
  290. }
  291. /*
  292. * Read data from I2C device
  293. */
  294. int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len)
  295. {
  296. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  297. int ret;
  298. unsigned int temp;
  299. int i;
  300. ret = i2c_imx_start();
  301. if (ret)
  302. return ret;
  303. /* write slave address */
  304. ret = i2c_imx_set_chip_addr(chip, 0);
  305. if (ret)
  306. return ret;
  307. ret = i2c_imx_set_reg_addr(addr, alen);
  308. if (ret)
  309. return ret;
  310. temp = readb(&i2c_regs->i2cr);
  311. temp |= I2CR_RSTA;
  312. writeb(temp, &i2c_regs->i2cr);
  313. ret = i2c_imx_set_chip_addr(chip, 1);
  314. if (ret)
  315. return ret;
  316. /* setup bus to read data */
  317. temp = readb(&i2c_regs->i2cr);
  318. temp &= ~(I2CR_MTX | I2CR_TX_NO_AK);
  319. if (len == 1)
  320. temp |= I2CR_TX_NO_AK;
  321. writeb(temp, &i2c_regs->i2cr);
  322. readb(&i2c_regs->i2dr);
  323. /* read data */
  324. for (i = 0; i < len; i++) {
  325. ret = i2c_imx_trx_complete();
  326. if (ret)
  327. return ret;
  328. /*
  329. * It must generate STOP before read I2DR to prevent
  330. * controller from generating another clock cycle
  331. */
  332. if (i == (len - 1)) {
  333. temp = readb(&i2c_regs->i2cr);
  334. temp &= ~(I2CR_MSTA | I2CR_MTX);
  335. writeb(temp, &i2c_regs->i2cr);
  336. i2c_imx_bus_busy(0);
  337. } else if (i == (len - 2)) {
  338. temp = readb(&i2c_regs->i2cr);
  339. temp |= I2CR_TX_NO_AK;
  340. writeb(temp, &i2c_regs->i2cr);
  341. }
  342. buf[i] = readb(&i2c_regs->i2dr);
  343. }
  344. i2c_imx_stop();
  345. return ret;
  346. }
  347. /*
  348. * Write data to I2C device
  349. */
  350. int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len)
  351. {
  352. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  353. int ret;
  354. int i;
  355. ret = i2c_imx_start();
  356. if (ret)
  357. return ret;
  358. /* write slave address */
  359. ret = i2c_imx_set_chip_addr(chip, 0);
  360. if (ret)
  361. return ret;
  362. ret = i2c_imx_set_reg_addr(addr, alen);
  363. if (ret)
  364. return ret;
  365. for (i = 0; i < len; i++) {
  366. writeb(buf[i], &i2c_regs->i2dr);
  367. ret = i2c_imx_trx_complete();
  368. if (ret)
  369. return ret;
  370. ret = i2c_imx_acked();
  371. if (ret)
  372. return ret;
  373. }
  374. i2c_imx_stop();
  375. return ret;
  376. }
  377. #endif /* CONFIG_HARD_I2C */