soc.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright 2014-2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <fsl_ifc.h>
  8. #include <ahci.h>
  9. #include <scsi.h>
  10. #include <asm/arch/soc.h>
  11. #include <asm/io.h>
  12. #include <asm/global_data.h>
  13. #include <asm/arch-fsl-layerscape/config.h>
  14. #ifdef CONFIG_SYS_FSL_DDR
  15. #include <fsl_ddr_sdram.h>
  16. #include <fsl_ddr.h>
  17. #endif
  18. #ifdef CONFIG_CHAIN_OF_TRUST
  19. #include <fsl_validate.h>
  20. #endif
  21. DECLARE_GLOBAL_DATA_PTR;
  22. bool soc_has_dp_ddr(void)
  23. {
  24. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  25. u32 svr = gur_in32(&gur->svr);
  26. /* LS2085A has DP_DDR */
  27. if (SVR_SOC_VER(svr) == SVR_LS2085)
  28. return true;
  29. return false;
  30. }
  31. bool soc_has_aiop(void)
  32. {
  33. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  34. u32 svr = gur_in32(&gur->svr);
  35. /* LS2085A has AIOP */
  36. if (SVR_SOC_VER(svr) == SVR_LS2085)
  37. return true;
  38. return false;
  39. }
  40. #ifdef CONFIG_LS2080A
  41. /*
  42. * This erratum requires setting a value to eddrtqcr1 to
  43. * optimal the DDR performance.
  44. */
  45. static void erratum_a008336(void)
  46. {
  47. u32 *eddrtqcr1;
  48. #ifdef CONFIG_SYS_FSL_ERRATUM_A008336
  49. #ifdef CONFIG_SYS_FSL_DCSR_DDR_ADDR
  50. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
  51. out_le32(eddrtqcr1, 0x63b30002);
  52. #endif
  53. #ifdef CONFIG_SYS_FSL_DCSR_DDR2_ADDR
  54. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
  55. out_le32(eddrtqcr1, 0x63b30002);
  56. #endif
  57. #endif
  58. }
  59. /*
  60. * This erratum requires a register write before being Memory
  61. * controller 3 being enabled.
  62. */
  63. static void erratum_a008514(void)
  64. {
  65. u32 *eddrtqcr1;
  66. #ifdef CONFIG_SYS_FSL_ERRATUM_A008514
  67. #ifdef CONFIG_SYS_FSL_DCSR_DDR3_ADDR
  68. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
  69. out_le32(eddrtqcr1, 0x63b20002);
  70. #endif
  71. #endif
  72. }
  73. #ifdef CONFIG_SYS_FSL_ERRATUM_A009635
  74. #define PLATFORM_CYCLE_ENV_VAR "a009635_interval_val"
  75. static unsigned long get_internval_val_mhz(void)
  76. {
  77. char *interval = getenv(PLATFORM_CYCLE_ENV_VAR);
  78. /*
  79. * interval is the number of platform cycles(MHz) between
  80. * wake up events generated by EPU.
  81. */
  82. ulong interval_mhz = get_bus_freq(0) / (1000 * 1000);
  83. if (interval)
  84. interval_mhz = simple_strtoul(interval, NULL, 10);
  85. return interval_mhz;
  86. }
  87. void erratum_a009635(void)
  88. {
  89. u32 val;
  90. unsigned long interval_mhz = get_internval_val_mhz();
  91. if (!interval_mhz)
  92. return;
  93. val = in_le32(DCSR_CGACRE5);
  94. writel(val | 0x00000200, DCSR_CGACRE5);
  95. val = in_le32(EPU_EPCMPR5);
  96. writel(interval_mhz, EPU_EPCMPR5);
  97. val = in_le32(EPU_EPCCR5);
  98. writel(val | 0x82820000, EPU_EPCCR5);
  99. val = in_le32(EPU_EPSMCR5);
  100. writel(val | 0x002f0000, EPU_EPSMCR5);
  101. val = in_le32(EPU_EPECR5);
  102. writel(val | 0x20000000, EPU_EPECR5);
  103. val = in_le32(EPU_EPGCR);
  104. writel(val | 0x80000000, EPU_EPGCR);
  105. }
  106. #endif /* CONFIG_SYS_FSL_ERRATUM_A009635 */
  107. static void erratum_rcw_src(void)
  108. {
  109. #if defined(CONFIG_SPL)
  110. u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
  111. u32 __iomem *dcfg_dcsr = (u32 __iomem *)DCFG_DCSR_BASE;
  112. u32 val;
  113. val = in_le32(dcfg_ccsr + DCFG_PORSR1 / 4);
  114. val &= ~DCFG_PORSR1_RCW_SRC;
  115. val |= DCFG_PORSR1_RCW_SRC_NOR;
  116. out_le32(dcfg_dcsr + DCFG_DCSR_PORCR1 / 4, val);
  117. #endif
  118. }
  119. #define I2C_DEBUG_REG 0x6
  120. #define I2C_GLITCH_EN 0x8
  121. /*
  122. * This erratum requires setting glitch_en bit to enable
  123. * digital glitch filter to improve clock stability.
  124. */
  125. static void erratum_a009203(void)
  126. {
  127. u8 __iomem *ptr;
  128. #ifdef CONFIG_SYS_I2C
  129. #ifdef I2C1_BASE_ADDR
  130. ptr = (u8 __iomem *)(I2C1_BASE_ADDR + I2C_DEBUG_REG);
  131. writeb(I2C_GLITCH_EN, ptr);
  132. #endif
  133. #ifdef I2C2_BASE_ADDR
  134. ptr = (u8 __iomem *)(I2C2_BASE_ADDR + I2C_DEBUG_REG);
  135. writeb(I2C_GLITCH_EN, ptr);
  136. #endif
  137. #ifdef I2C3_BASE_ADDR
  138. ptr = (u8 __iomem *)(I2C3_BASE_ADDR + I2C_DEBUG_REG);
  139. writeb(I2C_GLITCH_EN, ptr);
  140. #endif
  141. #ifdef I2C4_BASE_ADDR
  142. ptr = (u8 __iomem *)(I2C4_BASE_ADDR + I2C_DEBUG_REG);
  143. writeb(I2C_GLITCH_EN, ptr);
  144. #endif
  145. #endif
  146. }
  147. void bypass_smmu(void)
  148. {
  149. u32 val;
  150. val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
  151. out_le32(SMMU_SCR0, val);
  152. val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
  153. out_le32(SMMU_NSCR0, val);
  154. }
  155. void fsl_lsch3_early_init_f(void)
  156. {
  157. erratum_rcw_src();
  158. init_early_memctl_regs(); /* tighten IFC timing */
  159. erratum_a009203();
  160. erratum_a008514();
  161. erratum_a008336();
  162. #ifdef CONFIG_CHAIN_OF_TRUST
  163. /* In case of Secure Boot, the IBR configures the SMMU
  164. * to allow only Secure transactions.
  165. * SMMU must be reset in bypass mode.
  166. * Set the ClientPD bit and Clear the USFCFG Bit
  167. */
  168. if (fsl_check_boot_mode_secure() == 1)
  169. bypass_smmu();
  170. #endif
  171. }
  172. #ifdef CONFIG_SCSI_AHCI_PLAT
  173. int sata_init(void)
  174. {
  175. struct ccsr_ahci __iomem *ccsr_ahci;
  176. ccsr_ahci = (void *)CONFIG_SYS_SATA2;
  177. out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
  178. out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
  179. ccsr_ahci = (void *)CONFIG_SYS_SATA1;
  180. out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
  181. out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
  182. ahci_init((void __iomem *)CONFIG_SYS_SATA1);
  183. scsi_scan(0);
  184. return 0;
  185. }
  186. #endif
  187. #elif defined(CONFIG_FSL_LSCH2)
  188. #ifdef CONFIG_SCSI_AHCI_PLAT
  189. int sata_init(void)
  190. {
  191. struct ccsr_ahci __iomem *ccsr_ahci = (void *)CONFIG_SYS_SATA;
  192. out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
  193. out_le32(&ccsr_ahci->pp2c, AHCI_PORT_PHY_2_CFG);
  194. out_le32(&ccsr_ahci->pp3c, AHCI_PORT_PHY_3_CFG);
  195. out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
  196. ahci_init((void __iomem *)CONFIG_SYS_SATA);
  197. scsi_scan(0);
  198. return 0;
  199. }
  200. #endif
  201. static void erratum_a009929(void)
  202. {
  203. #ifdef CONFIG_SYS_FSL_ERRATUM_A009929
  204. struct ccsr_gur *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
  205. u32 __iomem *dcsr_cop_ccp = (void *)CONFIG_SYS_DCSR_COP_CCP_ADDR;
  206. u32 rstrqmr1 = gur_in32(&gur->rstrqmr1);
  207. rstrqmr1 |= 0x00000400;
  208. gur_out32(&gur->rstrqmr1, rstrqmr1);
  209. writel(0x01000000, dcsr_cop_ccp);
  210. #endif
  211. }
  212. /*
  213. * This erratum requires setting a value to eddrtqcr1 to optimal
  214. * the DDR performance. The eddrtqcr1 register is in SCFG space
  215. * of LS1043A and the offset is 0x157_020c.
  216. */
  217. #if defined(CONFIG_SYS_FSL_ERRATUM_A009660) \
  218. && defined(CONFIG_SYS_FSL_ERRATUM_A008514)
  219. #error A009660 and A008514 can not be both enabled.
  220. #endif
  221. static void erratum_a009660(void)
  222. {
  223. #ifdef CONFIG_SYS_FSL_ERRATUM_A009660
  224. u32 *eddrtqcr1 = (void *)CONFIG_SYS_FSL_SCFG_ADDR + 0x20c;
  225. out_be32(eddrtqcr1, 0x63b20042);
  226. #endif
  227. }
  228. static void erratum_a008850_early(void)
  229. {
  230. #ifdef CONFIG_SYS_FSL_ERRATUM_A008850
  231. /* part 1 of 2 */
  232. struct ccsr_cci400 __iomem *cci = (void *)CONFIG_SYS_CCI400_ADDR;
  233. struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  234. /* disables propagation of barrier transactions to DDRC from CCI400 */
  235. out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
  236. /* disable the re-ordering in DDRC */
  237. ddr_out32(&ddr->eor, DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
  238. #endif
  239. }
  240. void erratum_a008850_post(void)
  241. {
  242. #ifdef CONFIG_SYS_FSL_ERRATUM_A008850
  243. /* part 2 of 2 */
  244. struct ccsr_cci400 __iomem *cci = (void *)CONFIG_SYS_CCI400_ADDR;
  245. struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  246. u32 tmp;
  247. /* enable propagation of barrier transactions to DDRC from CCI400 */
  248. out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
  249. /* enable the re-ordering in DDRC */
  250. tmp = ddr_in32(&ddr->eor);
  251. tmp &= ~(DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
  252. ddr_out32(&ddr->eor, tmp);
  253. #endif
  254. }
  255. void fsl_lsch2_early_init_f(void)
  256. {
  257. struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
  258. struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
  259. #ifdef CONFIG_FSL_IFC
  260. init_early_memctl_regs(); /* tighten IFC timing */
  261. #endif
  262. #if defined(CONFIG_FSL_QSPI) && !defined(CONFIG_QSPI_BOOT)
  263. out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
  264. #endif
  265. /* Make SEC reads and writes snoopable */
  266. setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
  267. SCFG_SNPCNFGCR_SECWRSNP);
  268. /*
  269. * Enable snoop requests and DVM message requests for
  270. * Slave insterface S4 (A53 core cluster)
  271. */
  272. out_le32(&cci->slave[4].snoop_ctrl,
  273. CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
  274. /* Erratum */
  275. erratum_a008850_early(); /* part 1 of 2 */
  276. erratum_a009929();
  277. erratum_a009660();
  278. }
  279. #endif
  280. #ifdef CONFIG_BOARD_LATE_INIT
  281. int board_late_init(void)
  282. {
  283. #ifdef CONFIG_SCSI_AHCI_PLAT
  284. sata_init();
  285. #endif
  286. #ifdef CONFIG_CHAIN_OF_TRUST
  287. fsl_setenv_chain_of_trust();
  288. #endif
  289. return 0;
  290. }
  291. #endif