nand_boot.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. * Author: Roy Zang <tie-fei.zang@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <ns16550.h>
  9. #include <asm/io.h>
  10. #include <nand.h>
  11. #include <asm/fsl_law.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <asm/global_data.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. /* Fixed sdram init -- doesn't use serial presence detect. */
  16. void sdram_init(void)
  17. {
  18. struct ccsr_ddr __iomem *ddr =
  19. (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
  20. set_next_law(0, LAW_SIZE_2G, LAW_TRGT_IF_DDR_1);
  21. __raw_writel(CONFIG_SYS_DDR_CS0_BNDS, &ddr->cs0_bnds);
  22. __raw_writel(CONFIG_SYS_DDR_CS0_CONFIG, &ddr->cs0_config);
  23. __raw_writel(CONFIG_SYS_DDR_CS1_BNDS, &ddr->cs1_bnds);
  24. __raw_writel(CONFIG_SYS_DDR_CS1_CONFIG, &ddr->cs1_config);
  25. __raw_writel(CONFIG_SYS_DDR_TIMING_3, &ddr->timing_cfg_3);
  26. __raw_writel(CONFIG_SYS_DDR_TIMING_0, &ddr->timing_cfg_0);
  27. __raw_writel(CONFIG_SYS_DDR_TIMING_1, &ddr->timing_cfg_1);
  28. __raw_writel(CONFIG_SYS_DDR_TIMING_2, &ddr->timing_cfg_2);
  29. __raw_writel(CONFIG_SYS_DDR_CONTROL2, &ddr->sdram_cfg_2);
  30. __raw_writel(CONFIG_SYS_DDR_MODE_1, &ddr->sdram_mode);
  31. __raw_writel(CONFIG_SYS_DDR_MODE_2, &ddr->sdram_mode_2);
  32. __raw_writel(CONFIG_SYS_DDR_INTERVAL, &ddr->sdram_interval);
  33. __raw_writel(CONFIG_SYS_DDR_DATA_INIT, &ddr->sdram_data_init);
  34. __raw_writel(CONFIG_SYS_DDR_CLK_CTRL, &ddr->sdram_clk_cntl);
  35. __raw_writel(CONFIG_SYS_DDR_TIMING_4, &ddr->timing_cfg_4);
  36. __raw_writel(CONFIG_SYS_DDR_TIMING_5, &ddr->timing_cfg_5);
  37. __raw_writel(CONFIG_SYS_DDR_ZQ_CNTL, &ddr->ddr_zq_cntl);
  38. __raw_writel(CONFIG_SYS_DDR_WRLVL_CNTL, &ddr->ddr_wrlvl_cntl);
  39. __raw_writel(CONFIG_SYS_DDR_CDR_1, &ddr->ddr_cdr1);
  40. __raw_writel(CONFIG_SYS_DDR_CDR_2, &ddr->ddr_cdr2);
  41. /* Set, but do not enable the memory */
  42. __raw_writel(CONFIG_SYS_DDR_CONTROL & ~SDRAM_CFG_MEM_EN, &ddr->sdram_cfg);
  43. asm volatile("sync;isync");
  44. udelay(500);
  45. /* Let the controller go */
  46. out_be32(&ddr->sdram_cfg, in_be32(&ddr->sdram_cfg) | SDRAM_CFG_MEM_EN);
  47. }
  48. void board_init_f(ulong bootflag)
  49. {
  50. u32 plat_ratio;
  51. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  52. /* initialize selected port with appropriate baud rate */
  53. plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
  54. plat_ratio >>= 1;
  55. gd->bus_clk = CONFIG_SYS_CLK_FREQ * plat_ratio;
  56. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  57. gd->bus_clk / 16 / CONFIG_BAUDRATE);
  58. puts("\nNAND boot... ");
  59. /* Initialize the DDR3 */
  60. sdram_init();
  61. /* copy code to RAM and jump to it - this should not return */
  62. /* NOTE - code has to be copied out of NAND buffer before
  63. * other blocks can be read.
  64. */
  65. relocate_code(CONFIG_SYS_NAND_U_BOOT_RELOC_SP, 0,
  66. CONFIG_SYS_NAND_U_BOOT_RELOC);
  67. }
  68. void board_init_r(gd_t *gd, ulong dest_addr)
  69. {
  70. nand_boot();
  71. }
  72. void putc(char c)
  73. {
  74. if (c == '\n')
  75. NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, '\r');
  76. NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, c);
  77. }
  78. void puts(const char *str)
  79. {
  80. while (*str)
  81. putc(*str++);
  82. }