corenet_ds.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright 2009-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <netdev.h>
  25. #include <linux/compiler.h>
  26. #include <asm/mmu.h>
  27. #include <asm/processor.h>
  28. #include <asm/cache.h>
  29. #include <asm/immap_85xx.h>
  30. #include <asm/fsl_law.h>
  31. #include <asm/fsl_serdes.h>
  32. #include <asm/fsl_portals.h>
  33. #include <asm/fsl_liodn.h>
  34. extern void pci_of_setup(void *blob, bd_t *bd);
  35. #include "../common/ngpixis.h"
  36. DECLARE_GLOBAL_DATA_PTR;
  37. void cpu_mp_lmb_reserve(struct lmb *lmb);
  38. int checkboard (void)
  39. {
  40. u8 sw;
  41. struct cpu_type *cpu = gd->cpu;
  42. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  43. unsigned int i;
  44. printf("Board: %sDS, ", cpu->name);
  45. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  46. in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
  47. sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
  48. sw = (sw & PIXIS_LBMAP_MASK) >> PIXIS_LBMAP_SHIFT;
  49. if (sw < 0x8)
  50. printf("vBank: %d\n", sw);
  51. else if (sw == 0x8)
  52. puts("Promjet\n");
  53. else if (sw == 0x9)
  54. puts("NAND\n");
  55. else
  56. printf("invalid setting of SW%u\n", PIXIS_LBMAP_SWITCH);
  57. #ifdef CONFIG_PHYS_64BIT
  58. puts("36-bit Addressing\n");
  59. #endif
  60. /* Display the RCW, so that no one gets confused as to what RCW
  61. * we're actually using for this boot.
  62. */
  63. puts("Reset Configuration Word (RCW):");
  64. for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
  65. u32 rcw = in_be32(&gur->rcwsr[i]);
  66. if ((i % 4) == 0)
  67. printf("\n %08x:", i * 4);
  68. printf(" %08x", rcw);
  69. }
  70. puts("\n");
  71. /* Display the actual SERDES reference clocks as configured by the
  72. * dip switches on the board. Note that the SWx registers could
  73. * technically be set to force the reference clocks to match the
  74. * values that the SERDES expects (or vice versa). For now, however,
  75. * we just display both values and hope the user notices when they
  76. * don't match.
  77. */
  78. puts("SERDES Reference Clocks: ");
  79. sw = in_8(&PIXIS_SW(3));
  80. printf("Bank1=%uMHz ", (sw & 0x40) ? 125 : 100);
  81. printf("Bank2=%sMHz ", (sw & 0x20) ? "156.25" : "125");
  82. printf("Bank3=%sMHz\n", (sw & 0x10) ? "156.25" : "125");
  83. return 0;
  84. }
  85. int board_early_init_f(void)
  86. {
  87. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  88. /*
  89. * P4080 DS board only uses the DDR1_MCK0/3 and DDR2_MCK0/3
  90. * disable the DDR1_MCK1/2/4/5 and DDR2_MCK1/2/4/5 to reduce
  91. * the noise introduced by these unterminated and unused clock pairs.
  92. */
  93. setbits_be32(&gur->ddrclkdr, 0x001B001B);
  94. return 0;
  95. }
  96. int board_early_init_r(void)
  97. {
  98. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  99. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  100. /*
  101. * Remap Boot flash + PROMJET region to caching-inhibited
  102. * so that flash can be erased properly.
  103. */
  104. /* Flush d-cache and invalidate i-cache of any FLASH data */
  105. flush_dcache();
  106. invalidate_icache();
  107. /* invalidate existing TLB entry for flash + promjet */
  108. disable_tlb(flash_esel);
  109. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  110. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  111. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  112. set_liodns();
  113. setup_portals();
  114. return 0;
  115. }
  116. static const char *serdes_clock_to_string(u32 clock)
  117. {
  118. switch(clock) {
  119. case SRDS_PLLCR0_RFCK_SEL_100:
  120. return "100";
  121. case SRDS_PLLCR0_RFCK_SEL_125:
  122. return "125";
  123. case SRDS_PLLCR0_RFCK_SEL_156_25:
  124. return "156.25";
  125. default:
  126. return "???";
  127. }
  128. }
  129. #define NUM_SRDS_BANKS 3
  130. int misc_init_r(void)
  131. {
  132. serdes_corenet_t *srds_regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
  133. u32 actual[NUM_SRDS_BANKS];
  134. unsigned int i;
  135. u8 sw3;
  136. /* Warn if the expected SERDES reference clocks don't match the
  137. * actual reference clocks. This needs to be done after calling
  138. * p4080_erratum_serdes8(), since that function may modify the clocks.
  139. */
  140. sw3 = in_8(&PIXIS_SW(3));
  141. actual[0] = (sw3 & 0x40) ?
  142. SRDS_PLLCR0_RFCK_SEL_125 : SRDS_PLLCR0_RFCK_SEL_100;
  143. actual[1] = (sw3 & 0x20) ?
  144. SRDS_PLLCR0_RFCK_SEL_156_25 : SRDS_PLLCR0_RFCK_SEL_125;
  145. actual[2] = (sw3 & 0x10) ?
  146. SRDS_PLLCR0_RFCK_SEL_156_25 : SRDS_PLLCR0_RFCK_SEL_125;
  147. for (i = 0; i < NUM_SRDS_BANKS; i++) {
  148. u32 expected = srds_regs->bank[i].pllcr0 & SRDS_PLLCR0_RFCK_SEL_MASK;
  149. if (expected != actual[i]) {
  150. printf("Warning: SERDES bank %u expects reference clock"
  151. " %sMHz, but actual is %sMHz\n", i + 1,
  152. serdes_clock_to_string(expected),
  153. serdes_clock_to_string(actual[i]));
  154. }
  155. }
  156. return 0;
  157. }
  158. #ifdef CONFIG_MP
  159. void board_lmb_reserve(struct lmb *lmb)
  160. {
  161. cpu_mp_lmb_reserve(lmb);
  162. }
  163. #endif
  164. void ft_board_setup(void *blob, bd_t *bd)
  165. {
  166. phys_addr_t base;
  167. phys_size_t size;
  168. ft_cpu_setup(blob, bd);
  169. base = getenv_bootm_low();
  170. size = getenv_bootm_size();
  171. fdt_fixup_memory(blob, (u64)base, (u64)size);
  172. #ifdef CONFIG_PCI
  173. pci_of_setup(blob, bd);
  174. #endif
  175. fdt_fixup_liodn(blob);
  176. }
  177. int board_eth_init(bd_t *bis)
  178. {
  179. return pci_eth_init(bis);
  180. }