zynq_gem.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701
  1. /*
  2. * (C) Copyright 2011 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * Based on Xilinx gmac driver:
  7. * (C) Copyright 2011 Xilinx
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <dm.h>
  13. #include <net.h>
  14. #include <netdev.h>
  15. #include <config.h>
  16. #include <console.h>
  17. #include <malloc.h>
  18. #include <asm/io.h>
  19. #include <phy.h>
  20. #include <miiphy.h>
  21. #include <wait_bit.h>
  22. #include <watchdog.h>
  23. #include <asm/system.h>
  24. #include <asm/arch/hardware.h>
  25. #include <asm/arch/sys_proto.h>
  26. #include <asm-generic/errno.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. /* Bit/mask specification */
  29. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  30. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  31. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  32. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  33. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  34. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  35. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  36. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  37. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  38. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  39. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  40. /* Wrap bit, last descriptor */
  41. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  42. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  43. #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
  44. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  45. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  46. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  47. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  48. #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
  49. #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
  50. #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
  51. #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
  52. #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x080000000 /* SGMII Enable */
  53. #define ZYNQ_GEM_NWCFG_PCS_SEL 0x000000800 /* PCS select */
  54. #ifdef CONFIG_ARM64
  55. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000100000 /* Div pclk by 64, max 160MHz */
  56. #else
  57. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
  58. #endif
  59. #ifdef CONFIG_ARM64
  60. # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
  61. #else
  62. # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
  63. #endif
  64. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
  65. ZYNQ_GEM_NWCFG_FDEN | \
  66. ZYNQ_GEM_NWCFG_FSREM | \
  67. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  68. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  69. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  70. /* Use full configured addressable space (8 Kb) */
  71. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  72. /* Use full configured addressable space (4 Kb) */
  73. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  74. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  75. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  76. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  77. ZYNQ_GEM_DMACR_RXSIZE | \
  78. ZYNQ_GEM_DMACR_TXSIZE | \
  79. ZYNQ_GEM_DMACR_RXBUF)
  80. #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
  81. /* Use MII register 1 (MII status register) to detect PHY */
  82. #define PHY_DETECT_REG 1
  83. /* Mask used to verify certain PHY features (or register contents)
  84. * in the register above:
  85. * 0x1000: 10Mbps full duplex support
  86. * 0x0800: 10Mbps half duplex support
  87. * 0x0008: Auto-negotiation support
  88. */
  89. #define PHY_DETECT_MASK 0x1808
  90. /* TX BD status masks */
  91. #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
  92. #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
  93. #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
  94. /* Clock frequencies for different speeds */
  95. #define ZYNQ_GEM_FREQUENCY_10 2500000UL
  96. #define ZYNQ_GEM_FREQUENCY_100 25000000UL
  97. #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
  98. /* Device registers */
  99. struct zynq_gem_regs {
  100. u32 nwctrl; /* 0x0 - Network Control reg */
  101. u32 nwcfg; /* 0x4 - Network Config reg */
  102. u32 nwsr; /* 0x8 - Network Status reg */
  103. u32 reserved1;
  104. u32 dmacr; /* 0x10 - DMA Control reg */
  105. u32 txsr; /* 0x14 - TX Status reg */
  106. u32 rxqbase; /* 0x18 - RX Q Base address reg */
  107. u32 txqbase; /* 0x1c - TX Q Base address reg */
  108. u32 rxsr; /* 0x20 - RX Status reg */
  109. u32 reserved2[2];
  110. u32 idr; /* 0x2c - Interrupt Disable reg */
  111. u32 reserved3;
  112. u32 phymntnc; /* 0x34 - Phy Maintaince reg */
  113. u32 reserved4[18];
  114. u32 hashl; /* 0x80 - Hash Low address reg */
  115. u32 hashh; /* 0x84 - Hash High address reg */
  116. #define LADDR_LOW 0
  117. #define LADDR_HIGH 1
  118. u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
  119. u32 match[4]; /* 0xa8 - Type ID1 Match reg */
  120. u32 reserved6[18];
  121. #define STAT_SIZE 44
  122. u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
  123. u32 reserved7[164];
  124. u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
  125. u32 reserved8[15];
  126. u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
  127. };
  128. /* BD descriptors */
  129. struct emac_bd {
  130. u32 addr; /* Next descriptor pointer */
  131. u32 status;
  132. };
  133. #define RX_BUF 32
  134. /* Page table entries are set to 1MB, or multiples of 1MB
  135. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  136. */
  137. #define BD_SPACE 0x100000
  138. /* BD separation space */
  139. #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
  140. /* Setup the first free TX descriptor */
  141. #define TX_FREE_DESC 2
  142. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  143. struct zynq_gem_priv {
  144. struct emac_bd *tx_bd;
  145. struct emac_bd *rx_bd;
  146. char *rxbuffers;
  147. u32 rxbd_current;
  148. u32 rx_first_buf;
  149. int phyaddr;
  150. u32 emio;
  151. int init;
  152. struct zynq_gem_regs *iobase;
  153. phy_interface_t interface;
  154. struct phy_device *phydev;
  155. struct mii_dev *bus;
  156. };
  157. static inline int mdio_wait(struct zynq_gem_regs *regs)
  158. {
  159. u32 timeout = 20000;
  160. /* Wait till MDIO interface is ready to accept a new transaction. */
  161. while (--timeout) {
  162. if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
  163. break;
  164. WATCHDOG_RESET();
  165. }
  166. if (!timeout) {
  167. printf("%s: Timeout\n", __func__);
  168. return 1;
  169. }
  170. return 0;
  171. }
  172. static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
  173. u32 op, u16 *data)
  174. {
  175. u32 mgtcr;
  176. struct zynq_gem_regs *regs = priv->iobase;
  177. if (mdio_wait(regs))
  178. return 1;
  179. /* Construct mgtcr mask for the operation */
  180. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  181. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  182. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  183. /* Write mgtcr and wait for completion */
  184. writel(mgtcr, &regs->phymntnc);
  185. if (mdio_wait(regs))
  186. return 1;
  187. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  188. *data = readl(&regs->phymntnc);
  189. return 0;
  190. }
  191. static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
  192. u32 regnum, u16 *val)
  193. {
  194. u32 ret;
  195. ret = phy_setup_op(priv, phy_addr, regnum,
  196. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  197. if (!ret)
  198. debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
  199. phy_addr, regnum, *val);
  200. return ret;
  201. }
  202. static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
  203. u32 regnum, u16 data)
  204. {
  205. debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
  206. regnum, data);
  207. return phy_setup_op(priv, phy_addr, regnum,
  208. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  209. }
  210. static int phy_detection(struct udevice *dev)
  211. {
  212. int i;
  213. u16 phyreg;
  214. struct zynq_gem_priv *priv = dev->priv;
  215. if (priv->phyaddr != -1) {
  216. phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  217. if ((phyreg != 0xFFFF) &&
  218. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  219. /* Found a valid PHY address */
  220. debug("Default phy address %d is valid\n",
  221. priv->phyaddr);
  222. return 0;
  223. } else {
  224. debug("PHY address is not setup correctly %d\n",
  225. priv->phyaddr);
  226. priv->phyaddr = -1;
  227. }
  228. }
  229. debug("detecting phy address\n");
  230. if (priv->phyaddr == -1) {
  231. /* detect the PHY address */
  232. for (i = 31; i >= 0; i--) {
  233. phyread(priv, i, PHY_DETECT_REG, &phyreg);
  234. if ((phyreg != 0xFFFF) &&
  235. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  236. /* Found a valid PHY address */
  237. priv->phyaddr = i;
  238. debug("Found valid phy address, %d\n", i);
  239. return 0;
  240. }
  241. }
  242. }
  243. printf("PHY is not detected\n");
  244. return -1;
  245. }
  246. static int zynq_gem_setup_mac(struct udevice *dev)
  247. {
  248. u32 i, macaddrlow, macaddrhigh;
  249. struct eth_pdata *pdata = dev_get_platdata(dev);
  250. struct zynq_gem_priv *priv = dev_get_priv(dev);
  251. struct zynq_gem_regs *regs = priv->iobase;
  252. /* Set the MAC bits [31:0] in BOT */
  253. macaddrlow = pdata->enetaddr[0];
  254. macaddrlow |= pdata->enetaddr[1] << 8;
  255. macaddrlow |= pdata->enetaddr[2] << 16;
  256. macaddrlow |= pdata->enetaddr[3] << 24;
  257. /* Set MAC bits [47:32] in TOP */
  258. macaddrhigh = pdata->enetaddr[4];
  259. macaddrhigh |= pdata->enetaddr[5] << 8;
  260. for (i = 0; i < 4; i++) {
  261. writel(0, &regs->laddr[i][LADDR_LOW]);
  262. writel(0, &regs->laddr[i][LADDR_HIGH]);
  263. /* Do not use MATCHx register */
  264. writel(0, &regs->match[i]);
  265. }
  266. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  267. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  268. return 0;
  269. }
  270. static int zynq_phy_init(struct udevice *dev)
  271. {
  272. int ret;
  273. struct zynq_gem_priv *priv = dev_get_priv(dev);
  274. struct zynq_gem_regs *regs = priv->iobase;
  275. const u32 supported = SUPPORTED_10baseT_Half |
  276. SUPPORTED_10baseT_Full |
  277. SUPPORTED_100baseT_Half |
  278. SUPPORTED_100baseT_Full |
  279. SUPPORTED_1000baseT_Half |
  280. SUPPORTED_1000baseT_Full;
  281. /* Enable only MDIO bus */
  282. writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
  283. if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
  284. ret = phy_detection(dev);
  285. if (ret) {
  286. printf("GEM PHY init failed\n");
  287. return ret;
  288. }
  289. }
  290. priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
  291. priv->interface);
  292. if (!priv->phydev)
  293. return -ENODEV;
  294. priv->phydev->supported = supported | ADVERTISED_Pause |
  295. ADVERTISED_Asym_Pause;
  296. priv->phydev->advertising = priv->phydev->supported;
  297. phy_config(priv->phydev);
  298. return 0;
  299. }
  300. static int zynq_gem_init(struct udevice *dev)
  301. {
  302. u32 i, nwconfig;
  303. unsigned long clk_rate = 0;
  304. struct zynq_gem_priv *priv = dev_get_priv(dev);
  305. struct zynq_gem_regs *regs = priv->iobase;
  306. struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
  307. struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
  308. if (!priv->init) {
  309. /* Disable all interrupts */
  310. writel(0xFFFFFFFF, &regs->idr);
  311. /* Disable the receiver & transmitter */
  312. writel(0, &regs->nwctrl);
  313. writel(0, &regs->txsr);
  314. writel(0, &regs->rxsr);
  315. writel(0, &regs->phymntnc);
  316. /* Clear the Hash registers for the mac address
  317. * pointed by AddressPtr
  318. */
  319. writel(0x0, &regs->hashl);
  320. /* Write bits [63:32] in TOP */
  321. writel(0x0, &regs->hashh);
  322. /* Clear all counters */
  323. for (i = 0; i < STAT_SIZE; i++)
  324. readl(&regs->stat[i]);
  325. /* Setup RxBD space */
  326. memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
  327. for (i = 0; i < RX_BUF; i++) {
  328. priv->rx_bd[i].status = 0xF0000000;
  329. priv->rx_bd[i].addr =
  330. ((ulong)(priv->rxbuffers) +
  331. (i * PKTSIZE_ALIGN));
  332. }
  333. /* WRAP bit to last BD */
  334. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  335. /* Write RxBDs to IP */
  336. writel((ulong)priv->rx_bd, &regs->rxqbase);
  337. /* Setup for DMA Configuration register */
  338. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  339. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  340. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  341. /* Disable the second priority queue */
  342. dummy_tx_bd->addr = 0;
  343. dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  344. ZYNQ_GEM_TXBUF_LAST_MASK|
  345. ZYNQ_GEM_TXBUF_USED_MASK;
  346. dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
  347. ZYNQ_GEM_RXBUF_NEW_MASK;
  348. dummy_rx_bd->status = 0;
  349. flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
  350. sizeof(dummy_tx_bd));
  351. flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
  352. sizeof(dummy_rx_bd));
  353. writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
  354. writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
  355. priv->init++;
  356. }
  357. phy_startup(priv->phydev);
  358. if (!priv->phydev->link) {
  359. printf("%s: No link.\n", priv->phydev->dev->name);
  360. return -1;
  361. }
  362. nwconfig = ZYNQ_GEM_NWCFG_INIT;
  363. if (priv->interface == PHY_INTERFACE_MODE_SGMII)
  364. nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
  365. ZYNQ_GEM_NWCFG_PCS_SEL;
  366. switch (priv->phydev->speed) {
  367. case SPEED_1000:
  368. writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
  369. &regs->nwcfg);
  370. clk_rate = ZYNQ_GEM_FREQUENCY_1000;
  371. break;
  372. case SPEED_100:
  373. writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
  374. &regs->nwcfg);
  375. clk_rate = ZYNQ_GEM_FREQUENCY_100;
  376. break;
  377. case SPEED_10:
  378. clk_rate = ZYNQ_GEM_FREQUENCY_10;
  379. break;
  380. }
  381. /* Change the rclk and clk only not using EMIO interface */
  382. if (!priv->emio)
  383. zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
  384. ZYNQ_GEM_BASEADDR0, clk_rate);
  385. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  386. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  387. return 0;
  388. }
  389. static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
  390. {
  391. u32 addr, size;
  392. struct zynq_gem_priv *priv = dev_get_priv(dev);
  393. struct zynq_gem_regs *regs = priv->iobase;
  394. struct emac_bd *current_bd = &priv->tx_bd[1];
  395. /* Setup Tx BD */
  396. memset(priv->tx_bd, 0, sizeof(struct emac_bd));
  397. priv->tx_bd->addr = (ulong)ptr;
  398. priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
  399. ZYNQ_GEM_TXBUF_LAST_MASK;
  400. /* Dummy descriptor to mark it as the last in descriptor chain */
  401. current_bd->addr = 0x0;
  402. current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  403. ZYNQ_GEM_TXBUF_LAST_MASK|
  404. ZYNQ_GEM_TXBUF_USED_MASK;
  405. /* setup BD */
  406. writel((ulong)priv->tx_bd, &regs->txqbase);
  407. addr = (ulong) ptr;
  408. addr &= ~(ARCH_DMA_MINALIGN - 1);
  409. size = roundup(len, ARCH_DMA_MINALIGN);
  410. flush_dcache_range(addr, addr + size);
  411. addr = (ulong)priv->rxbuffers;
  412. addr &= ~(ARCH_DMA_MINALIGN - 1);
  413. size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
  414. flush_dcache_range(addr, addr + size);
  415. barrier();
  416. /* Start transmit */
  417. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  418. /* Read TX BD status */
  419. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
  420. printf("TX buffers exhausted in mid frame\n");
  421. return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
  422. true, 20000, true);
  423. }
  424. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  425. static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
  426. {
  427. int frame_len;
  428. u32 addr;
  429. struct zynq_gem_priv *priv = dev_get_priv(dev);
  430. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  431. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  432. return -1;
  433. if (!(current_bd->status &
  434. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  435. printf("GEM: SOF or EOF not set for last buffer received!\n");
  436. return -1;
  437. }
  438. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  439. if (!frame_len) {
  440. printf("%s: Zero size packet?\n", __func__);
  441. return -1;
  442. }
  443. addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
  444. addr &= ~(ARCH_DMA_MINALIGN - 1);
  445. *packetp = (uchar *)(uintptr_t)addr;
  446. return frame_len;
  447. }
  448. static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
  449. {
  450. struct zynq_gem_priv *priv = dev_get_priv(dev);
  451. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  452. struct emac_bd *first_bd;
  453. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
  454. priv->rx_first_buf = priv->rxbd_current;
  455. } else {
  456. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  457. current_bd->status = 0xF0000000; /* FIXME */
  458. }
  459. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  460. first_bd = &priv->rx_bd[priv->rx_first_buf];
  461. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  462. first_bd->status = 0xF0000000;
  463. }
  464. if ((++priv->rxbd_current) >= RX_BUF)
  465. priv->rxbd_current = 0;
  466. return 0;
  467. }
  468. static void zynq_gem_halt(struct udevice *dev)
  469. {
  470. struct zynq_gem_priv *priv = dev_get_priv(dev);
  471. struct zynq_gem_regs *regs = priv->iobase;
  472. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  473. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  474. }
  475. static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
  476. int devad, int reg)
  477. {
  478. struct zynq_gem_priv *priv = bus->priv;
  479. int ret;
  480. u16 val;
  481. ret = phyread(priv, addr, reg, &val);
  482. debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
  483. return val;
  484. }
  485. static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
  486. int reg, u16 value)
  487. {
  488. struct zynq_gem_priv *priv = bus->priv;
  489. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
  490. return phywrite(priv, addr, reg, value);
  491. }
  492. static int zynq_gem_probe(struct udevice *dev)
  493. {
  494. void *bd_space;
  495. struct zynq_gem_priv *priv = dev_get_priv(dev);
  496. int ret;
  497. /* Align rxbuffers to ARCH_DMA_MINALIGN */
  498. priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
  499. memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
  500. /* Align bd_space to MMU_SECTION_SHIFT */
  501. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  502. mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
  503. BD_SPACE, DCACHE_OFF);
  504. /* Initialize the bd spaces for tx and rx bd's */
  505. priv->tx_bd = (struct emac_bd *)bd_space;
  506. priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
  507. priv->bus = mdio_alloc();
  508. priv->bus->read = zynq_gem_miiphy_read;
  509. priv->bus->write = zynq_gem_miiphy_write;
  510. priv->bus->priv = priv;
  511. strcpy(priv->bus->name, "gem");
  512. ret = mdio_register(priv->bus);
  513. if (ret)
  514. return ret;
  515. zynq_phy_init(dev);
  516. return 0;
  517. }
  518. static int zynq_gem_remove(struct udevice *dev)
  519. {
  520. struct zynq_gem_priv *priv = dev_get_priv(dev);
  521. free(priv->phydev);
  522. mdio_unregister(priv->bus);
  523. mdio_free(priv->bus);
  524. return 0;
  525. }
  526. static const struct eth_ops zynq_gem_ops = {
  527. .start = zynq_gem_init,
  528. .send = zynq_gem_send,
  529. .recv = zynq_gem_recv,
  530. .free_pkt = zynq_gem_free_pkt,
  531. .stop = zynq_gem_halt,
  532. .write_hwaddr = zynq_gem_setup_mac,
  533. };
  534. static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
  535. {
  536. struct eth_pdata *pdata = dev_get_platdata(dev);
  537. struct zynq_gem_priv *priv = dev_get_priv(dev);
  538. int offset = 0;
  539. const char *phy_mode;
  540. pdata->iobase = (phys_addr_t)dev_get_addr(dev);
  541. priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
  542. /* Hardcode for now */
  543. priv->emio = 0;
  544. priv->phyaddr = -1;
  545. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
  546. "phy-handle");
  547. if (offset > 0)
  548. priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
  549. phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
  550. if (phy_mode)
  551. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  552. if (pdata->phy_interface == -1) {
  553. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  554. return -EINVAL;
  555. }
  556. priv->interface = pdata->phy_interface;
  557. priv->emio = fdtdec_get_bool(gd->fdt_blob, dev->of_offset, "xlnx,emio");
  558. printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
  559. priv->phyaddr, phy_string_for_interface(priv->interface));
  560. return 0;
  561. }
  562. static const struct udevice_id zynq_gem_ids[] = {
  563. { .compatible = "cdns,zynqmp-gem" },
  564. { .compatible = "cdns,zynq-gem" },
  565. { .compatible = "cdns,gem" },
  566. { }
  567. };
  568. U_BOOT_DRIVER(zynq_gem) = {
  569. .name = "zynq_gem",
  570. .id = UCLASS_ETH,
  571. .of_match = zynq_gem_ids,
  572. .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
  573. .probe = zynq_gem_probe,
  574. .remove = zynq_gem_remove,
  575. .ops = &zynq_gem_ops,
  576. .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
  577. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  578. };