cpu.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <bootm.h>
  10. #include <common.h>
  11. #include <netdev.h>
  12. #include <asm/errno.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/imx-regs.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/arch/crm_regs.h>
  18. #include <imx_thermal.h>
  19. #include <ipu_pixfmt.h>
  20. #include <thermal.h>
  21. #include <sata.h>
  22. #ifdef CONFIG_FSL_ESDHC
  23. #include <fsl_esdhc.h>
  24. #endif
  25. #if defined(CONFIG_DISPLAY_CPUINFO)
  26. static u32 reset_cause = -1;
  27. static char *get_reset_cause(void)
  28. {
  29. u32 cause;
  30. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  31. cause = readl(&src_regs->srsr);
  32. writel(cause, &src_regs->srsr);
  33. reset_cause = cause;
  34. switch (cause) {
  35. case 0x00001:
  36. case 0x00011:
  37. return "POR";
  38. case 0x00004:
  39. return "CSU";
  40. case 0x00008:
  41. return "IPP USER";
  42. case 0x00010:
  43. return "WDOG";
  44. case 0x00020:
  45. return "JTAG HIGH-Z";
  46. case 0x00040:
  47. return "JTAG SW";
  48. case 0x10000:
  49. return "WARM BOOT";
  50. default:
  51. return "unknown reset";
  52. }
  53. }
  54. u32 get_imx_reset_cause(void)
  55. {
  56. return reset_cause;
  57. }
  58. #endif
  59. #if defined(CONFIG_MX53) || defined(CONFIG_MX6)
  60. #if defined(CONFIG_MX53)
  61. #define MEMCTL_BASE ESDCTL_BASE_ADDR
  62. #else
  63. #define MEMCTL_BASE MMDC_P0_BASE_ADDR
  64. #endif
  65. static const unsigned char col_lookup[] = {9, 10, 11, 8, 12, 9, 9, 9};
  66. static const unsigned char bank_lookup[] = {3, 2};
  67. /* these MMDC registers are common to the IMX53 and IMX6 */
  68. struct esd_mmdc_regs {
  69. uint32_t ctl;
  70. uint32_t pdc;
  71. uint32_t otc;
  72. uint32_t cfg0;
  73. uint32_t cfg1;
  74. uint32_t cfg2;
  75. uint32_t misc;
  76. };
  77. #define ESD_MMDC_CTL_GET_ROW(mdctl) ((ctl >> 24) & 7)
  78. #define ESD_MMDC_CTL_GET_COLUMN(mdctl) ((ctl >> 20) & 7)
  79. #define ESD_MMDC_CTL_GET_WIDTH(mdctl) ((ctl >> 16) & 3)
  80. #define ESD_MMDC_CTL_GET_CS1(mdctl) ((ctl >> 30) & 1)
  81. #define ESD_MMDC_MISC_GET_BANK(mdmisc) ((misc >> 5) & 1)
  82. /*
  83. * imx_ddr_size - return size in bytes of DRAM according MMDC config
  84. * The MMDC MDCTL register holds the number of bits for row, col, and data
  85. * width and the MMDC MDMISC register holds the number of banks. Combine
  86. * all these bits to determine the meme size the MMDC has been configured for
  87. */
  88. unsigned imx_ddr_size(void)
  89. {
  90. struct esd_mmdc_regs *mem = (struct esd_mmdc_regs *)MEMCTL_BASE;
  91. unsigned ctl = readl(&mem->ctl);
  92. unsigned misc = readl(&mem->misc);
  93. int bits = 11 + 0 + 0 + 1; /* row + col + bank + width */
  94. bits += ESD_MMDC_CTL_GET_ROW(ctl);
  95. bits += col_lookup[ESD_MMDC_CTL_GET_COLUMN(ctl)];
  96. bits += bank_lookup[ESD_MMDC_MISC_GET_BANK(misc)];
  97. bits += ESD_MMDC_CTL_GET_WIDTH(ctl);
  98. bits += ESD_MMDC_CTL_GET_CS1(ctl);
  99. /* The MX6 can do only 3840 MiB of DRAM */
  100. if (bits == 32)
  101. return 0xf0000000;
  102. return 1 << bits;
  103. }
  104. #endif
  105. #if defined(CONFIG_DISPLAY_CPUINFO)
  106. const char *get_imx_type(u32 imxtype)
  107. {
  108. switch (imxtype) {
  109. case MXC_CPU_MX6Q:
  110. return "6Q"; /* Quad-core version of the mx6 */
  111. case MXC_CPU_MX6D:
  112. return "6D"; /* Dual-core version of the mx6 */
  113. case MXC_CPU_MX6DL:
  114. return "6DL"; /* Dual Lite version of the mx6 */
  115. case MXC_CPU_MX6SOLO:
  116. return "6SOLO"; /* Solo version of the mx6 */
  117. case MXC_CPU_MX6SL:
  118. return "6SL"; /* Solo-Lite version of the mx6 */
  119. case MXC_CPU_MX6SX:
  120. return "6SX"; /* SoloX version of the mx6 */
  121. case MXC_CPU_MX51:
  122. return "51";
  123. case MXC_CPU_MX53:
  124. return "53";
  125. default:
  126. return "??";
  127. }
  128. }
  129. int print_cpuinfo(void)
  130. {
  131. u32 cpurev;
  132. #if defined(CONFIG_MX6) && defined(CONFIG_IMX6_THERMAL)
  133. struct udevice *thermal_dev;
  134. int cpu_tmp, minc, maxc, ret;
  135. u32 max_freq;
  136. #endif
  137. cpurev = get_cpu_rev();
  138. #if defined(CONFIG_MX6)
  139. printf("CPU: Freescale i.MX%s rev%d.%d",
  140. get_imx_type((cpurev & 0xFF000) >> 12),
  141. (cpurev & 0x000F0) >> 4,
  142. (cpurev & 0x0000F) >> 0);
  143. max_freq = get_cpu_speed_grade_hz();
  144. if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
  145. printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
  146. } else {
  147. printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
  148. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  149. }
  150. #else
  151. printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
  152. get_imx_type((cpurev & 0xFF000) >> 12),
  153. (cpurev & 0x000F0) >> 4,
  154. (cpurev & 0x0000F) >> 0,
  155. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  156. #endif
  157. #if defined(CONFIG_MX6) && defined(CONFIG_IMX6_THERMAL)
  158. puts("CPU: ");
  159. switch (get_cpu_temp_grade(&minc, &maxc)) {
  160. case TEMP_AUTOMOTIVE:
  161. puts("Automotive temperature grade ");
  162. break;
  163. case TEMP_INDUSTRIAL:
  164. puts("Industrial temperature grade ");
  165. break;
  166. case TEMP_EXTCOMMERCIAL:
  167. puts("Extended Commercial temperature grade ");
  168. break;
  169. default:
  170. puts("Commercial temperature grade ");
  171. break;
  172. }
  173. printf("(%dC to %dC)", minc, maxc);
  174. ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
  175. if (!ret) {
  176. ret = thermal_get_temp(thermal_dev, &cpu_tmp);
  177. if (!ret)
  178. printf(" at %dC\n", cpu_tmp);
  179. else
  180. puts(" - invalid sensor data\n");
  181. } else {
  182. puts(" - invalid sensor device\n");
  183. }
  184. #endif
  185. printf("Reset cause: %s\n", get_reset_cause());
  186. return 0;
  187. }
  188. #endif
  189. int cpu_eth_init(bd_t *bis)
  190. {
  191. int rc = -ENODEV;
  192. #if defined(CONFIG_FEC_MXC)
  193. rc = fecmxc_initialize(bis);
  194. #endif
  195. return rc;
  196. }
  197. #ifdef CONFIG_FSL_ESDHC
  198. /*
  199. * Initializes on-chip MMC controllers.
  200. * to override, implement board_mmc_init()
  201. */
  202. int cpu_mmc_init(bd_t *bis)
  203. {
  204. return fsl_esdhc_mmc_init(bis);
  205. }
  206. #endif
  207. u32 get_ahb_clk(void)
  208. {
  209. struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  210. u32 reg, ahb_podf;
  211. reg = __raw_readl(&imx_ccm->cbcdr);
  212. reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
  213. ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  214. return get_periph_clk() / (ahb_podf + 1);
  215. }
  216. void arch_preboot_os(void)
  217. {
  218. #if defined(CONFIG_CMD_SATA)
  219. sata_stop();
  220. #if defined(CONFIG_MX6)
  221. disable_sata_clock();
  222. #endif
  223. #endif
  224. #if defined(CONFIG_VIDEO_IPUV3)
  225. /* disable video before launching O/S */
  226. ipuv3_fb_shutdown();
  227. #endif
  228. }
  229. void set_chipselect_size(int const cs_size)
  230. {
  231. unsigned int reg;
  232. struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  233. reg = readl(&iomuxc_regs->gpr[1]);
  234. switch (cs_size) {
  235. case CS0_128:
  236. reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
  237. reg |= 0x5;
  238. break;
  239. case CS0_64M_CS1_64M:
  240. reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
  241. reg |= 0x1B;
  242. break;
  243. case CS0_64M_CS1_32M_CS2_32M:
  244. reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
  245. reg |= 0x4B;
  246. break;
  247. case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
  248. reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
  249. reg |= 0x249;
  250. break;
  251. default:
  252. printf("Unknown chip select size: %d\n", cs_size);
  253. break;
  254. }
  255. writel(reg, &iomuxc_regs->gpr[1]);
  256. }