stm32.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /*
  2. * (C) Copyright 2011
  3. * Yuri Tikhonov, Emcraft Systems, yur@emcraft.com
  4. *
  5. * (C) Copyright 2015
  6. * Kamil Lulko, <kamil.lulko@gmail.com>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _MACH_STM32_H_
  11. #define _MACH_STM32_H_
  12. /*
  13. * Peripheral memory map
  14. */
  15. #define STM32_SYSMEM_BASE 0x1FFF0000
  16. #define STM32_PERIPH_BASE 0x40000000
  17. #define STM32_APB1PERIPH_BASE (STM32_PERIPH_BASE + 0x00000000)
  18. #define STM32_APB2PERIPH_BASE (STM32_PERIPH_BASE + 0x00010000)
  19. #define STM32_AHB1PERIPH_BASE (STM32_PERIPH_BASE + 0x00020000)
  20. #define STM32_AHB2PERIPH_BASE (STM32_PERIPH_BASE + 0x10000000)
  21. #define STM32_BUS_MASK 0xFFFF0000
  22. #define STM32_GPIOA_BASE (STM32_AHB1PERIPH_BASE + 0x0000)
  23. #define STM32_GPIOB_BASE (STM32_AHB1PERIPH_BASE + 0x0400)
  24. #define STM32_GPIOC_BASE (STM32_AHB1PERIPH_BASE + 0x0800)
  25. #define STM32_GPIOD_BASE (STM32_AHB1PERIPH_BASE + 0x0C00)
  26. #define STM32_GPIOE_BASE (STM32_AHB1PERIPH_BASE + 0x1000)
  27. #define STM32_GPIOF_BASE (STM32_AHB1PERIPH_BASE + 0x1400)
  28. #define STM32_GPIOG_BASE (STM32_AHB1PERIPH_BASE + 0x1800)
  29. #define STM32_GPIOH_BASE (STM32_AHB1PERIPH_BASE + 0x1C00)
  30. #define STM32_GPIOI_BASE (STM32_AHB1PERIPH_BASE + 0x2000)
  31. /*
  32. * Register maps
  33. */
  34. struct stm32_u_id_regs {
  35. u32 u_id_low;
  36. u32 u_id_mid;
  37. u32 u_id_high;
  38. };
  39. struct stm32_rcc_regs {
  40. u32 cr; /* RCC clock control */
  41. u32 pllcfgr; /* RCC PLL configuration */
  42. u32 cfgr; /* RCC clock configuration */
  43. u32 cir; /* RCC clock interrupt */
  44. u32 ahb1rstr; /* RCC AHB1 peripheral reset */
  45. u32 ahb2rstr; /* RCC AHB2 peripheral reset */
  46. u32 ahb3rstr; /* RCC AHB3 peripheral reset */
  47. u32 rsv0;
  48. u32 apb1rstr; /* RCC APB1 peripheral reset */
  49. u32 apb2rstr; /* RCC APB2 peripheral reset */
  50. u32 rsv1[2];
  51. u32 ahb1enr; /* RCC AHB1 peripheral clock enable */
  52. u32 ahb2enr; /* RCC AHB2 peripheral clock enable */
  53. u32 ahb3enr; /* RCC AHB3 peripheral clock enable */
  54. u32 rsv2;
  55. u32 apb1enr; /* RCC APB1 peripheral clock enable */
  56. u32 apb2enr; /* RCC APB2 peripheral clock enable */
  57. u32 rsv3[2];
  58. u32 ahb1lpenr; /* RCC AHB1 periph clk enable in low pwr mode */
  59. u32 ahb2lpenr; /* RCC AHB2 periph clk enable in low pwr mode */
  60. u32 ahb3lpenr; /* RCC AHB3 periph clk enable in low pwr mode */
  61. u32 rsv4;
  62. u32 apb1lpenr; /* RCC APB1 periph clk enable in low pwr mode */
  63. u32 apb2lpenr; /* RCC APB2 periph clk enable in low pwr mode */
  64. u32 rsv5[2];
  65. u32 bdcr; /* RCC Backup domain control */
  66. u32 csr; /* RCC clock control & status */
  67. u32 rsv6[2];
  68. u32 sscgr; /* RCC spread spectrum clock generation */
  69. u32 plli2scfgr; /* RCC PLLI2S configuration */
  70. u32 pllsaicfgr;
  71. u32 dckcfgr;
  72. };
  73. struct stm32_pwr_regs {
  74. u32 cr;
  75. u32 csr;
  76. };
  77. /*
  78. * Registers access macros
  79. */
  80. #define STM32_U_ID_BASE (STM32_SYSMEM_BASE + 0x7A10)
  81. #define STM32_U_ID ((struct stm32_u_id_regs *)STM32_U_ID_BASE)
  82. #define STM32_RCC_BASE (STM32_AHB1PERIPH_BASE + 0x3800)
  83. #define STM32_RCC ((struct stm32_rcc_regs *)STM32_RCC_BASE)
  84. #define STM32_PWR_BASE (STM32_APB1PERIPH_BASE + 0x7000)
  85. #define STM32_PWR ((struct stm32_pwr_regs *)STM32_PWR_BASE)
  86. /*
  87. * Peripheral base addresses
  88. */
  89. #define STM32_USART1_BASE (STM32_APB2PERIPH_BASE + 0x1000)
  90. #define STM32_USART2_BASE (STM32_APB1PERIPH_BASE + 0x4400)
  91. #define STM32_USART3_BASE (STM32_APB1PERIPH_BASE + 0x4800)
  92. #define STM32_USART6_BASE (STM32_APB2PERIPH_BASE + 0x1400)
  93. #define FLASH_CNTL_BASE (STM32_AHB1PERIPH_BASE + 0x3C00)
  94. static const u32 sect_sz_kb[CONFIG_SYS_MAX_FLASH_SECT] = {
  95. [0 ... 3] = 16 * 1024,
  96. [4] = 64 * 1024,
  97. [5 ... 11] = 128 * 1024
  98. };
  99. enum clock {
  100. CLOCK_CORE,
  101. CLOCK_AHB,
  102. CLOCK_APB1,
  103. CLOCK_APB2
  104. };
  105. int configure_clocks(void);
  106. unsigned long clock_get(enum clock clck);
  107. void stm32_flash_latency_cfg(int latency);
  108. #endif /* _MACH_STM32_H_ */