fec_mxc.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
  3. * (C) Copyright 2008 Armadeus Systems, nc
  4. * (C) Copyright 2008 Eric Jarrige <eric.jarrige@armadeus.org>
  5. * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  6. * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
  7. *
  8. * (C) Copyright 2003
  9. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  10. *
  11. * This file is based on mpc4200fec.h
  12. * (C) Copyright Motorola, Inc., 2000
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. *
  29. */
  30. #ifndef __FEC_MXC_H
  31. #define __FEC_MXC_H
  32. /**
  33. * Layout description of the FEC
  34. */
  35. struct ethernet_regs {
  36. /* [10:2]addr = 00 */
  37. /* Control and status Registers (offset 000-1FF) */
  38. uint32_t res0[1]; /* MBAR_ETH + 0x000 */
  39. uint32_t ievent; /* MBAR_ETH + 0x004 */
  40. uint32_t imask; /* MBAR_ETH + 0x008 */
  41. uint32_t res1[1]; /* MBAR_ETH + 0x00C */
  42. uint32_t r_des_active; /* MBAR_ETH + 0x010 */
  43. uint32_t x_des_active; /* MBAR_ETH + 0x014 */
  44. uint32_t res2[3]; /* MBAR_ETH + 0x018-20 */
  45. uint32_t ecntrl; /* MBAR_ETH + 0x024 */
  46. uint32_t res3[6]; /* MBAR_ETH + 0x028-03C */
  47. uint32_t mii_data; /* MBAR_ETH + 0x040 */
  48. uint32_t mii_speed; /* MBAR_ETH + 0x044 */
  49. uint32_t res4[7]; /* MBAR_ETH + 0x048-60 */
  50. uint32_t mib_control; /* MBAR_ETH + 0x064 */
  51. uint32_t res5[7]; /* MBAR_ETH + 0x068-80 */
  52. uint32_t r_cntrl; /* MBAR_ETH + 0x084 */
  53. uint32_t res6[15]; /* MBAR_ETH + 0x088-C0 */
  54. uint32_t x_cntrl; /* MBAR_ETH + 0x0C4 */
  55. uint32_t res7[7]; /* MBAR_ETH + 0x0C8-E0 */
  56. uint32_t paddr1; /* MBAR_ETH + 0x0E4 */
  57. uint32_t paddr2; /* MBAR_ETH + 0x0E8 */
  58. uint32_t op_pause; /* MBAR_ETH + 0x0EC */
  59. uint32_t res8[10]; /* MBAR_ETH + 0x0F0-114 */
  60. uint32_t iaddr1; /* MBAR_ETH + 0x118 */
  61. uint32_t iaddr2; /* MBAR_ETH + 0x11C */
  62. uint32_t gaddr1; /* MBAR_ETH + 0x120 */
  63. uint32_t gaddr2; /* MBAR_ETH + 0x124 */
  64. uint32_t res9[7]; /* MBAR_ETH + 0x128-140 */
  65. uint32_t x_wmrk; /* MBAR_ETH + 0x144 */
  66. uint32_t res10[1]; /* MBAR_ETH + 0x148 */
  67. uint32_t r_bound; /* MBAR_ETH + 0x14C */
  68. uint32_t r_fstart; /* MBAR_ETH + 0x150 */
  69. uint32_t res11[11]; /* MBAR_ETH + 0x154-17C */
  70. uint32_t erdsr; /* MBAR_ETH + 0x180 */
  71. uint32_t etdsr; /* MBAR_ETH + 0x184 */
  72. uint32_t emrbr; /* MBAR_ETH + 0x188 */
  73. uint32_t res12[29]; /* MBAR_ETH + 0x18C-1FC */
  74. /* MIB COUNTERS (Offset 200-2FF) */
  75. uint32_t rmon_t_drop; /* MBAR_ETH + 0x200 */
  76. uint32_t rmon_t_packets; /* MBAR_ETH + 0x204 */
  77. uint32_t rmon_t_bc_pkt; /* MBAR_ETH + 0x208 */
  78. uint32_t rmon_t_mc_pkt; /* MBAR_ETH + 0x20C */
  79. uint32_t rmon_t_crc_align; /* MBAR_ETH + 0x210 */
  80. uint32_t rmon_t_undersize; /* MBAR_ETH + 0x214 */
  81. uint32_t rmon_t_oversize; /* MBAR_ETH + 0x218 */
  82. uint32_t rmon_t_frag; /* MBAR_ETH + 0x21C */
  83. uint32_t rmon_t_jab; /* MBAR_ETH + 0x220 */
  84. uint32_t rmon_t_col; /* MBAR_ETH + 0x224 */
  85. uint32_t rmon_t_p64; /* MBAR_ETH + 0x228 */
  86. uint32_t rmon_t_p65to127; /* MBAR_ETH + 0x22C */
  87. uint32_t rmon_t_p128to255; /* MBAR_ETH + 0x230 */
  88. uint32_t rmon_t_p256to511; /* MBAR_ETH + 0x234 */
  89. uint32_t rmon_t_p512to1023; /* MBAR_ETH + 0x238 */
  90. uint32_t rmon_t_p1024to2047; /* MBAR_ETH + 0x23C */
  91. uint32_t rmon_t_p_gte2048; /* MBAR_ETH + 0x240 */
  92. uint32_t rmon_t_octets; /* MBAR_ETH + 0x244 */
  93. uint32_t ieee_t_drop; /* MBAR_ETH + 0x248 */
  94. uint32_t ieee_t_frame_ok; /* MBAR_ETH + 0x24C */
  95. uint32_t ieee_t_1col; /* MBAR_ETH + 0x250 */
  96. uint32_t ieee_t_mcol; /* MBAR_ETH + 0x254 */
  97. uint32_t ieee_t_def; /* MBAR_ETH + 0x258 */
  98. uint32_t ieee_t_lcol; /* MBAR_ETH + 0x25C */
  99. uint32_t ieee_t_excol; /* MBAR_ETH + 0x260 */
  100. uint32_t ieee_t_macerr; /* MBAR_ETH + 0x264 */
  101. uint32_t ieee_t_cserr; /* MBAR_ETH + 0x268 */
  102. uint32_t ieee_t_sqe; /* MBAR_ETH + 0x26C */
  103. uint32_t t_fdxfc; /* MBAR_ETH + 0x270 */
  104. uint32_t ieee_t_octets_ok; /* MBAR_ETH + 0x274 */
  105. uint32_t res13[2]; /* MBAR_ETH + 0x278-27C */
  106. uint32_t rmon_r_drop; /* MBAR_ETH + 0x280 */
  107. uint32_t rmon_r_packets; /* MBAR_ETH + 0x284 */
  108. uint32_t rmon_r_bc_pkt; /* MBAR_ETH + 0x288 */
  109. uint32_t rmon_r_mc_pkt; /* MBAR_ETH + 0x28C */
  110. uint32_t rmon_r_crc_align; /* MBAR_ETH + 0x290 */
  111. uint32_t rmon_r_undersize; /* MBAR_ETH + 0x294 */
  112. uint32_t rmon_r_oversize; /* MBAR_ETH + 0x298 */
  113. uint32_t rmon_r_frag; /* MBAR_ETH + 0x29C */
  114. uint32_t rmon_r_jab; /* MBAR_ETH + 0x2A0 */
  115. uint32_t rmon_r_resvd_0; /* MBAR_ETH + 0x2A4 */
  116. uint32_t rmon_r_p64; /* MBAR_ETH + 0x2A8 */
  117. uint32_t rmon_r_p65to127; /* MBAR_ETH + 0x2AC */
  118. uint32_t rmon_r_p128to255; /* MBAR_ETH + 0x2B0 */
  119. uint32_t rmon_r_p256to511; /* MBAR_ETH + 0x2B4 */
  120. uint32_t rmon_r_p512to1023; /* MBAR_ETH + 0x2B8 */
  121. uint32_t rmon_r_p1024to2047; /* MBAR_ETH + 0x2BC */
  122. uint32_t rmon_r_p_gte2048; /* MBAR_ETH + 0x2C0 */
  123. uint32_t rmon_r_octets; /* MBAR_ETH + 0x2C4 */
  124. uint32_t ieee_r_drop; /* MBAR_ETH + 0x2C8 */
  125. uint32_t ieee_r_frame_ok; /* MBAR_ETH + 0x2CC */
  126. uint32_t ieee_r_crc; /* MBAR_ETH + 0x2D0 */
  127. uint32_t ieee_r_align; /* MBAR_ETH + 0x2D4 */
  128. uint32_t r_macerr; /* MBAR_ETH + 0x2D8 */
  129. uint32_t r_fdxfc; /* MBAR_ETH + 0x2DC */
  130. uint32_t ieee_r_octets_ok; /* MBAR_ETH + 0x2E0 */
  131. uint32_t res14[7]; /* MBAR_ETH + 0x2E4-2FC */
  132. #if defined(CONFIG_MX25) || defined(CONFIG_MX53)
  133. uint16_t miigsk_cfgr; /* MBAR_ETH + 0x300 */
  134. uint16_t res15[3]; /* MBAR_ETH + 0x302-306 */
  135. uint16_t miigsk_enr; /* MBAR_ETH + 0x308 */
  136. uint16_t res16[3]; /* MBAR_ETH + 0x30a-30e */
  137. uint32_t res17[60]; /* MBAR_ETH + 0x300-3FF */
  138. #else
  139. uint32_t res15[64]; /* MBAR_ETH + 0x300-3FF */
  140. #endif
  141. };
  142. #define FEC_IEVENT_HBERR 0x80000000
  143. #define FEC_IEVENT_BABR 0x40000000
  144. #define FEC_IEVENT_BABT 0x20000000
  145. #define FEC_IEVENT_GRA 0x10000000
  146. #define FEC_IEVENT_TXF 0x08000000
  147. #define FEC_IEVENT_TXB 0x04000000
  148. #define FEC_IEVENT_RXF 0x02000000
  149. #define FEC_IEVENT_RXB 0x01000000
  150. #define FEC_IEVENT_MII 0x00800000
  151. #define FEC_IEVENT_EBERR 0x00400000
  152. #define FEC_IEVENT_LC 0x00200000
  153. #define FEC_IEVENT_RL 0x00100000
  154. #define FEC_IEVENT_UN 0x00080000
  155. #define FEC_IMASK_HBERR 0x80000000
  156. #define FEC_IMASK_BABR 0x40000000
  157. #define FEC_IMASKT_BABT 0x20000000
  158. #define FEC_IMASK_GRA 0x10000000
  159. #define FEC_IMASKT_TXF 0x08000000
  160. #define FEC_IMASK_TXB 0x04000000
  161. #define FEC_IMASKT_RXF 0x02000000
  162. #define FEC_IMASK_RXB 0x01000000
  163. #define FEC_IMASK_MII 0x00800000
  164. #define FEC_IMASK_EBERR 0x00400000
  165. #define FEC_IMASK_LC 0x00200000
  166. #define FEC_IMASKT_RL 0x00100000
  167. #define FEC_IMASK_UN 0x00080000
  168. #define FEC_RCNTRL_MAX_FL_SHIFT 16
  169. #define FEC_RCNTRL_LOOP 0x00000001
  170. #define FEC_RCNTRL_DRT 0x00000002
  171. #define FEC_RCNTRL_MII_MODE 0x00000004
  172. #define FEC_RCNTRL_PROM 0x00000008
  173. #define FEC_RCNTRL_BC_REJ 0x00000010
  174. #define FEC_RCNTRL_FCE 0x00000020
  175. #define FEC_RCNTRL_RMII 0x00000100
  176. #define FEC_TCNTRL_GTS 0x00000001
  177. #define FEC_TCNTRL_HBC 0x00000002
  178. #define FEC_TCNTRL_FDEN 0x00000004
  179. #define FEC_TCNTRL_TFC_PAUSE 0x00000008
  180. #define FEC_TCNTRL_RFC_PAUSE 0x00000010
  181. #define FEC_ECNTRL_RESET 0x00000001 /* reset the FEC */
  182. #define FEC_ECNTRL_ETHER_EN 0x00000002 /* enable the FEC */
  183. #if defined(CONFIG_MX25) || defined(CONFIG_MX53)
  184. /* defines for MIIGSK */
  185. /* RMII frequency control: 0=50MHz, 1=5MHz */
  186. #define MIIGSK_CFGR_FRCONT (1 << 6)
  187. /* loopback mode */
  188. #define MIIGSK_CFGR_LBMODE (1 << 4)
  189. /* echo mode */
  190. #define MIIGSK_CFGR_EMODE (1 << 3)
  191. /* MII gasket mode field */
  192. #define MIIGSK_CFGR_IF_MODE_MASK (3 << 0)
  193. /* MMI/7-Wire mode */
  194. #define MIIGSK_CFGR_IF_MODE_MII (0 << 0)
  195. /* RMII mode */
  196. #define MIIGSK_CFGR_IF_MODE_RMII (1 << 0)
  197. /* reflects MIIGSK Enable bit (RO) */
  198. #define MIIGSK_ENR_READY (1 << 2)
  199. /* enable MIGSK (set by default) */
  200. #define MIIGSK_ENR_EN (1 << 1)
  201. #endif
  202. /**
  203. * @brief Descriptor buffer alignment
  204. *
  205. * i.MX27 requires a 16 byte alignment (but for the first element only)
  206. */
  207. #define DB_ALIGNMENT 16
  208. /**
  209. * @brief Data buffer alignment
  210. *
  211. * i.MX27 requires a four byte alignment for transmit and 16 bits
  212. * alignment for receive so take 16
  213. * Note: Valid for member data_pointer in struct buffer_descriptor
  214. */
  215. #define DB_DATA_ALIGNMENT 16
  216. /**
  217. * @brief Receive & Transmit Buffer Descriptor definitions
  218. *
  219. * Note: The first BD must be aligned (see DB_ALIGNMENT)
  220. */
  221. struct fec_bd {
  222. uint16_t data_length; /* payload's length in bytes */
  223. uint16_t status; /* BD's staus (see datasheet) */
  224. uint32_t data_pointer; /* payload's buffer address */
  225. };
  226. /**
  227. * Supported phy types on this platform
  228. */
  229. enum xceiver_type {
  230. SEVENWIRE, /* 7-wire */
  231. MII10, /* MII 10Mbps */
  232. MII100, /* MII 100Mbps */
  233. RMII /* RMII */
  234. };
  235. /**
  236. * @brief i.MX27-FEC private structure
  237. */
  238. struct fec_priv {
  239. struct ethernet_regs *eth; /* pointer to register'S base */
  240. enum xceiver_type xcv_type; /* transceiver type */
  241. struct fec_bd *rbd_base; /* RBD ring */
  242. int rbd_index; /* next receive BD to read */
  243. struct fec_bd *tbd_base; /* TBD ring */
  244. int tbd_index; /* next transmit BD to write */
  245. bd_t *bd;
  246. void *rdb_ptr;
  247. void *base_ptr;
  248. int dev_id;
  249. int phy_id;
  250. };
  251. /**
  252. * @brief Numbers of buffer descriptors for receiving
  253. *
  254. * The number defines the stocked memory buffers for the receiving task.
  255. * Larger values makes no sense in this limited environment.
  256. */
  257. #define FEC_RBD_NUM 64
  258. /**
  259. * @brief Define the ethernet packet size limit in memory
  260. *
  261. * Note: Do not shrink this number. This will force the FEC to spread larger
  262. * frames in more than one BD. This is nothing to worry about, but the current
  263. * driver can't handle it.
  264. */
  265. #define FEC_MAX_PKT_SIZE 1536
  266. /* Receive BD status bits */
  267. #define FEC_RBD_EMPTY 0x8000 /* Receive BD status: Buffer is empty */
  268. #define FEC_RBD_WRAP 0x2000 /* Receive BD status: Last BD in ring */
  269. /* Receive BD status: Buffer is last in frame (useless here!) */
  270. #define FEC_RBD_LAST 0x0800
  271. #define FEC_RBD_MISS 0x0100 /* Receive BD status: Miss bit for prom mode */
  272. /* Receive BD status: The received frame is broadcast frame */
  273. #define FEC_RBD_BC 0x0080
  274. /* Receive BD status: The received frame is multicast frame */
  275. #define FEC_RBD_MC 0x0040
  276. #define FEC_RBD_LG 0x0020 /* Receive BD status: Frame length violation */
  277. #define FEC_RBD_NO 0x0010 /* Receive BD status: Nonoctet align frame */
  278. #define FEC_RBD_CR 0x0004 /* Receive BD status: CRC error */
  279. #define FEC_RBD_OV 0x0002 /* Receive BD status: Receive FIFO overrun */
  280. #define FEC_RBD_TR 0x0001 /* Receive BD status: Frame is truncated */
  281. #define FEC_RBD_ERR (FEC_RBD_LG | FEC_RBD_NO | FEC_RBD_CR | \
  282. FEC_RBD_OV | FEC_RBD_TR)
  283. /* Transmit BD status bits */
  284. #define FEC_TBD_READY 0x8000 /* Tansmit BD status: Buffer is ready */
  285. #define FEC_TBD_WRAP 0x2000 /* Tansmit BD status: Mark as last BD in ring */
  286. #define FEC_TBD_LAST 0x0800 /* Tansmit BD status: Buffer is last in frame */
  287. #define FEC_TBD_TC 0x0400 /* Tansmit BD status: Transmit the CRC */
  288. #define FEC_TBD_ABC 0x0200 /* Tansmit BD status: Append bad CRC */
  289. /* MII-related definitios */
  290. #define FEC_MII_DATA_ST 0x40000000 /* Start of frame delimiter */
  291. #define FEC_MII_DATA_OP_RD 0x20000000 /* Perform a read operation */
  292. #define FEC_MII_DATA_OP_WR 0x10000000 /* Perform a write operation */
  293. #define FEC_MII_DATA_PA_MSK 0x0f800000 /* PHY Address field mask */
  294. #define FEC_MII_DATA_RA_MSK 0x007c0000 /* PHY Register field mask */
  295. #define FEC_MII_DATA_TA 0x00020000 /* Turnaround */
  296. #define FEC_MII_DATA_DATAMSK 0x0000ffff /* PHY data field */
  297. #define FEC_MII_DATA_RA_SHIFT 18 /* MII Register address bits */
  298. #define FEC_MII_DATA_PA_SHIFT 23 /* MII PHY address bits */
  299. #endif /* __FEC_MXC_H */