start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /*
  2. * armboot - Startup Code for XScale
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  9. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  10. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  11. * Copyright (c) 2010 Marek Vasut <marek.vasut@gmail.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <version.h>
  34. #include <asm/arch/pxa-regs.h>
  35. /* takes care the CP15 update has taken place */
  36. .macro CPWAIT reg
  37. mrc p15,0,\reg,c2,c0,0
  38. mov \reg,\reg
  39. sub pc,pc,#4
  40. .endm
  41. .globl _start
  42. _start: b reset
  43. #ifdef CONFIG_PRELOADER
  44. ldr pc, _hang
  45. ldr pc, _hang
  46. ldr pc, _hang
  47. ldr pc, _hang
  48. ldr pc, _hang
  49. ldr pc, _hang
  50. ldr pc, _hang
  51. _hang:
  52. .word do_hang
  53. .word 0x12345678
  54. .word 0x12345678
  55. .word 0x12345678
  56. .word 0x12345678
  57. .word 0x12345678
  58. .word 0x12345678
  59. .word 0x12345678 /* now 16*4=64 */
  60. #else
  61. ldr pc, _undefined_instruction
  62. ldr pc, _software_interrupt
  63. ldr pc, _prefetch_abort
  64. ldr pc, _data_abort
  65. ldr pc, _not_used
  66. ldr pc, _irq
  67. ldr pc, _fiq
  68. _undefined_instruction: .word undefined_instruction
  69. _software_interrupt: .word software_interrupt
  70. _prefetch_abort: .word prefetch_abort
  71. _data_abort: .word data_abort
  72. _not_used: .word not_used
  73. _irq: .word irq
  74. _fiq: .word fiq
  75. #endif /* CONFIG_PRELOADER */
  76. .balignl 16,0xdeadbeef
  77. /*
  78. * Startup Code (reset vector)
  79. *
  80. * do important init only if we don't start from RAM!
  81. * - relocate armboot to RAM
  82. * - setup stack
  83. * - jump to second stage
  84. */
  85. .globl _TEXT_BASE
  86. _TEXT_BASE:
  87. .word CONFIG_SYS_TEXT_BASE
  88. /*
  89. * These are defined in the board-specific linker script.
  90. */
  91. .globl _bss_start_ofs
  92. _bss_start_ofs:
  93. .word __bss_start - _start
  94. .globl _bss_end_ofs
  95. _bss_end_ofs:
  96. .word _end - _start
  97. #ifdef CONFIG_USE_IRQ
  98. /* IRQ stack memory (calculated at run-time) */
  99. .globl IRQ_STACK_START
  100. IRQ_STACK_START:
  101. .word 0x0badc0de
  102. /* IRQ stack memory (calculated at run-time) */
  103. .globl FIQ_STACK_START
  104. FIQ_STACK_START:
  105. .word 0x0badc0de
  106. #endif /* CONFIG_USE_IRQ */
  107. #ifndef CONFIG_PRELOADER
  108. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  109. .globl IRQ_STACK_START_IN
  110. IRQ_STACK_START_IN:
  111. .word 0x0badc0de
  112. /*
  113. * the actual reset code
  114. */
  115. reset:
  116. /*
  117. * set the cpu to SVC32 mode
  118. */
  119. mrs r0,cpsr
  120. bic r0,r0,#0x1f
  121. orr r0,r0,#0xd3
  122. msr cpsr,r0
  123. /*
  124. * Enable MMU to use DCache as DRAM
  125. */
  126. /* Domain access -- enable for all CPs */
  127. ldr r0, =0x0000ffff
  128. mcr p15, 0, r0, c3, c0, 0
  129. /* Point TTBR to MMU table */
  130. ldr r0, =mmu_table
  131. adr r2, _start
  132. orr r0, r2
  133. mcr p15, 0, r0, c2, c0, 0
  134. /* !!! Hereby, check if the code is running from SRAM !!! */
  135. /* If the code is running from SRAM, alias SRAM to 0x0 to simulate NOR. The code
  136. * is linked to 0x0 too, so this makes things easier. */
  137. cmp r2, #0x5c000000
  138. ldreq r1, [r0]
  139. orreq r1, r2
  140. streq r1, [r0]
  141. /* Kick in MMU, ICache, DCache, BTB */
  142. mrc p15, 0, r0, c1, c0, 0
  143. bic r0, #0x1b00
  144. bic r0, #0x0087
  145. orr r0, #0x1800
  146. orr r0, #0x0005
  147. mcr p15, 0, r0, c1, c0, 0
  148. CPWAIT r0
  149. /* Unlock Icache, Dcache */
  150. mcr p15, 0, r0, c9, c1, 1
  151. mcr p15, 0, r0, c9, c2, 1
  152. /* Flush Icache, Dcache, BTB */
  153. mcr p15, 0, r0, c7, c7, 0
  154. /* Unlock I-TLB, D-TLB */
  155. mcr p15, 0, r0, c10, c4, 1
  156. mcr p15, 0, r0, c10, c8, 1
  157. /* Flush TLB */
  158. mcr p15, 0, r0, c8, c7, 0
  159. /* Allocate 4096 bytes of Dcache as RAM */
  160. /* Drain pending loads and stores */
  161. mcr p15, 0, r0, c7, c10, 4
  162. mov r4, #0x00
  163. mov r5, #0x00
  164. mov r2, #0x01
  165. mcr p15, 0, r0, c9, c2, 0
  166. CPWAIT r0
  167. /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
  168. mov r0, #128
  169. mov r1, #0xa0000000
  170. alloc:
  171. mcr p15, 0, r1, c7, c2, 5
  172. /* Drain pending loads and stores */
  173. mcr p15, 0, r0, c7, c10, 4
  174. strd r4, [r1], #8
  175. strd r4, [r1], #8
  176. strd r4, [r1], #8
  177. strd r4, [r1], #8
  178. subs r0, #0x01
  179. bne alloc
  180. /* Drain pending loads and stores */
  181. mcr p15, 0, r0, c7, c10, 4
  182. mov r2, #0x00
  183. mcr p15, 0, r2, c9, c2, 0
  184. CPWAIT r0
  185. /* Jump to 0x0 ( + offset) if running from SRAM */
  186. adr r0, zerojmp
  187. bic r0, #0x5c000000
  188. mov pc, r0
  189. zerojmp:
  190. /* Set stackpointer in internal RAM to call board_init_f */
  191. call_board_init_f:
  192. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  193. ldr r0,=0x00000000
  194. bl board_init_f
  195. /*------------------------------------------------------------------------------*/
  196. /*
  197. * void relocate_code (addr_sp, gd, addr_moni)
  198. *
  199. * This "function" does not return, instead it continues in RAM
  200. * after relocating the monitor code.
  201. *
  202. */
  203. .globl relocate_code
  204. relocate_code:
  205. mov r4, r0 /* save addr_sp */
  206. mov r5, r1 /* save addr of gd */
  207. mov r6, r2 /* save addr of destination */
  208. mov r7, r2 /* save addr of destination */
  209. /* Set up the stack */
  210. stack_setup:
  211. mov sp, r4
  212. adr r0, _start
  213. ldr r2, _TEXT_BASE
  214. ldr r3, _bss_start_ofs
  215. add r2, r0, r3 /* r2 <- source end address */
  216. cmp r0, r6
  217. beq clear_bss
  218. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  219. stmfd sp!, {r0-r12}
  220. copy_loop:
  221. ldmia r0!, {r3-r5, r7-r11} /* copy from source address [r0] */
  222. stmia r6!, {r3-r5, r7-r11} /* copy to target address [r1] */
  223. cmp r0, r2 /* until source end address [r2] */
  224. blo copy_loop
  225. ldmfd sp!, {r0-r12}
  226. #ifndef CONFIG_PRELOADER
  227. /*
  228. * fix .rel.dyn relocations
  229. */
  230. ldr r0, _TEXT_BASE /* r0 <- Text base */
  231. sub r9, r7, r0 /* r9 <- relocation offset */
  232. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  233. add r10, r10, r0 /* r10 <- sym table in FLASH */
  234. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  235. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  236. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  237. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  238. fixloop:
  239. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  240. add r0, r9 /* r0 <- location to fix up in RAM */
  241. ldr r1, [r2, #4]
  242. and r8, r1, #0xff
  243. cmp r8, #23 /* relative fixup? */
  244. beq fixrel
  245. cmp r8, #2 /* absolute fixup? */
  246. beq fixabs
  247. /* ignore unknown type of fixup */
  248. b fixnext
  249. fixabs:
  250. /* absolute fix: set location to (offset) symbol value */
  251. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  252. add r1, r10, r1 /* r1 <- address of symbol in table */
  253. ldr r1, [r1, #4] /* r1 <- symbol value */
  254. add r1, r9 /* r1 <- relocated sym addr */
  255. b fixnext
  256. fixrel:
  257. /* relative fix: increase location by offset */
  258. ldr r1, [r0]
  259. add r1, r1, r9
  260. fixnext:
  261. str r1, [r0]
  262. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  263. cmp r2, r3
  264. blo fixloop
  265. #endif
  266. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  267. clear_bss:
  268. #ifndef CONFIG_PRELOADER
  269. ldr r0, _bss_start_ofs
  270. ldr r1, _bss_end_ofs
  271. ldr r3, _TEXT_BASE /* Text base */
  272. mov r4, r7 /* reloc addr */
  273. add r0, r0, r4
  274. add r1, r1, r4
  275. mov r2, #0x00000000 /* clear */
  276. clbss_l:str r2, [r0] /* clear loop... */
  277. add r0, r0, #4
  278. cmp r0, r1
  279. bne clbss_l
  280. #endif
  281. /*
  282. * We are done. Do not return, instead branch to second part of board
  283. * initialization, now running from RAM.
  284. */
  285. #ifdef CONFIG_ONENAND_IPL
  286. ldr r0, _start_oneboot_ofs
  287. mov pc, r0
  288. _start_oneboot_ofs
  289. : .word start_oneboot
  290. #else
  291. ldr r0, _board_init_r_ofs
  292. adr r1, _start
  293. add lr, r0, r1
  294. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  295. add lr, lr, r9
  296. #endif
  297. /* setup parameters for board_init_r */
  298. mov r0, r5 /* gd_t */
  299. mov r1, r7 /* dest_addr */
  300. /* jump to it ... */
  301. mov pc, lr
  302. _board_init_r_ofs:
  303. .word board_init_r - _start
  304. #endif
  305. _rel_dyn_start_ofs:
  306. .word __rel_dyn_start - _start
  307. _rel_dyn_end_ofs:
  308. .word __rel_dyn_end - _start
  309. _dynsym_start_ofs:
  310. .word __dynsym_start - _start
  311. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  312. /****************************************************************************/
  313. /* */
  314. /* the actual reset code for OneNAND IPL */
  315. /* */
  316. /****************************************************************************/
  317. #ifndef CONFIG_PXA27X
  318. #error OneNAND IPL is not supported on PXA25x and 26x due to lack of SRAM
  319. #endif
  320. reset:
  321. /* Set CPU to SVC32 mode */
  322. mrs r0,cpsr
  323. bic r0,r0,#0x1f
  324. orr r0,r0,#0x13
  325. msr cpsr,r0
  326. /* Point stack at the end of SRAM and leave 32 words for abort-stack */
  327. ldr sp, =0x5c03ff80
  328. /* Start OneNAND IPL */
  329. ldr pc, =start_oneboot
  330. #endif /* #if !defined(CONFIG_ONENAND_IPL) */
  331. #ifndef CONFIG_PRELOADER
  332. /****************************************************************************/
  333. /* */
  334. /* Interrupt handling */
  335. /* */
  336. /****************************************************************************/
  337. /* IRQ stack frame */
  338. #define S_FRAME_SIZE 72
  339. #define S_OLD_R0 68
  340. #define S_PSR 64
  341. #define S_PC 60
  342. #define S_LR 56
  343. #define S_SP 52
  344. #define S_IP 48
  345. #define S_FP 44
  346. #define S_R10 40
  347. #define S_R9 36
  348. #define S_R8 32
  349. #define S_R7 28
  350. #define S_R6 24
  351. #define S_R5 20
  352. #define S_R4 16
  353. #define S_R3 12
  354. #define S_R2 8
  355. #define S_R1 4
  356. #define S_R0 0
  357. #define MODE_SVC 0x13
  358. /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
  359. .macro bad_save_user_regs
  360. sub sp, sp, #S_FRAME_SIZE
  361. stmia sp, {r0 - r12} /* Calling r0-r12 */
  362. add r8, sp, #S_PC
  363. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  364. ldr r2, _armboot_start
  365. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  366. sub r2, r2, #(GENERATED_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  367. #else
  368. ldr r2, IRQ_STACK_START_IN
  369. #endif
  370. ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
  371. add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
  372. add r5, sp, #S_SP
  373. mov r1, lr
  374. stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
  375. mov r0, sp
  376. .endm
  377. /* use irq_save_user_regs / irq_restore_user_regs for */
  378. /* IRQ/FIQ handling */
  379. .macro irq_save_user_regs
  380. sub sp, sp, #S_FRAME_SIZE
  381. stmia sp, {r0 - r12} /* Calling r0-r12 */
  382. add r8, sp, #S_PC
  383. stmdb r8, {sp, lr}^ /* Calling SP, LR */
  384. str lr, [r8, #0] /* Save calling PC */
  385. mrs r6, spsr
  386. str r6, [r8, #4] /* Save CPSR */
  387. str r0, [r8, #8] /* Save OLD_R0 */
  388. mov r0, sp
  389. .endm
  390. .macro irq_restore_user_regs
  391. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  392. mov r0, r0
  393. ldr lr, [sp, #S_PC] @ Get PC
  394. add sp, sp, #S_FRAME_SIZE
  395. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  396. .endm
  397. .macro get_bad_stack
  398. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  399. ldr r13, _armboot_start @ setup our mode stack
  400. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  401. sub r13, r13, #(GENERATED_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  402. #else
  403. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  404. #endif
  405. str lr, [r13] @ save caller lr / spsr
  406. mrs lr, spsr
  407. str lr, [r13, #4]
  408. mov r13, #MODE_SVC @ prepare SVC-Mode
  409. msr spsr_c, r13
  410. mov lr, pc
  411. movs pc, lr
  412. .endm
  413. .macro get_irq_stack @ setup IRQ stack
  414. ldr sp, IRQ_STACK_START
  415. .endm
  416. .macro get_fiq_stack @ setup FIQ stack
  417. ldr sp, FIQ_STACK_START
  418. .endm
  419. #endif /* CONFIG_PRELOADER */
  420. /****************************************************************************/
  421. /* */
  422. /* exception handlers */
  423. /* */
  424. /****************************************************************************/
  425. #ifdef CONFIG_PRELOADER
  426. .align 5
  427. do_hang:
  428. ldr sp, _TEXT_BASE /* use 32 words abort stack */
  429. bl hang /* hang and never return */
  430. #else /* !CONFIG_PRELOADER */
  431. .align 5
  432. undefined_instruction:
  433. get_bad_stack
  434. bad_save_user_regs
  435. bl do_undefined_instruction
  436. .align 5
  437. software_interrupt:
  438. get_bad_stack
  439. bad_save_user_regs
  440. bl do_software_interrupt
  441. .align 5
  442. prefetch_abort:
  443. get_bad_stack
  444. bad_save_user_regs
  445. bl do_prefetch_abort
  446. .align 5
  447. data_abort:
  448. get_bad_stack
  449. bad_save_user_regs
  450. bl do_data_abort
  451. .align 5
  452. not_used:
  453. get_bad_stack
  454. bad_save_user_regs
  455. bl do_not_used
  456. #ifdef CONFIG_USE_IRQ
  457. .align 5
  458. irq:
  459. get_irq_stack
  460. irq_save_user_regs
  461. bl do_irq
  462. irq_restore_user_regs
  463. .align 5
  464. fiq:
  465. get_fiq_stack
  466. irq_save_user_regs /* someone ought to write a more */
  467. bl do_fiq /* effiction fiq_save_user_regs */
  468. irq_restore_user_regs
  469. #else /* !CONFIG_USE_IRQ */
  470. .align 5
  471. irq:
  472. get_bad_stack
  473. bad_save_user_regs
  474. bl do_irq
  475. .align 5
  476. fiq:
  477. get_bad_stack
  478. bad_save_user_regs
  479. bl do_fiq
  480. #endif /* CONFIG_PRELOADER */
  481. #endif /* CONFIG_USE_IRQ */
  482. /****************************************************************************/
  483. /* */
  484. /* Reset function: the PXA250 doesn't have a reset function, so we have to */
  485. /* perform a watchdog timeout for a soft reset. */
  486. /* */
  487. /****************************************************************************/
  488. /* Operating System Timer */
  489. .align 5
  490. .globl reset_cpu
  491. /* FIXME: this code is PXA250 specific. How is this handled on */
  492. /* other XScale processors? */
  493. reset_cpu:
  494. /* We set OWE:WME (watchdog enable) and wait until timeout happens */
  495. ldr r0, =OWER
  496. ldr r1, [r0]
  497. orr r1, r1, #0x0001 /* bit0: WME */
  498. str r1, [r0]
  499. /* OS timer does only wrap every 1165 seconds, so we have to set */
  500. /* the match register as well. */
  501. ldr r0, =OSCR
  502. ldr r1, [r0] /* read OS timer */
  503. add r1, r1, #0x800 /* let OSMR3 match after */
  504. add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
  505. ldr r0, =OSMR3
  506. str r1, [r0]
  507. reset_endless:
  508. b reset_endless
  509. #ifndef CONFIG_PRELOADER
  510. .section .mmudata, "a"
  511. .align 14
  512. .globl mmu_table
  513. mmu_table:
  514. /* 0x00000000 - 0xa0000000 : 1:1, uncached mapping */
  515. .set __base, 0
  516. .rept 0xa00
  517. .word (__base << 20) | 0xc12
  518. .set __base, __base + 1
  519. .endr
  520. /* 0xa0000000 - 0xa0100000 : 1:1, cached mapping */
  521. .word (0xa00 << 20) | 0x1c1e
  522. .set __base, 0xa01
  523. .rept 0x1000 - 0xa01
  524. .word (__base << 20) | 0xc12
  525. .set __base, __base + 1
  526. .endr
  527. #endif