stm32_sdram.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * (C) Copyright 2017
  3. * Vikas Manocha, <vikas.manocha@st.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <clk.h>
  9. #include <dm.h>
  10. #include <ram.h>
  11. #include <asm/io.h>
  12. DECLARE_GLOBAL_DATA_PTR;
  13. struct stm32_fmc_regs {
  14. /* 0x0 */
  15. u32 bcr1; /* NOR/PSRAM Chip select control register 1 */
  16. u32 btr1; /* SRAM/NOR-Flash Chip select timing register 1 */
  17. u32 bcr2; /* NOR/PSRAM Chip select Control register 2 */
  18. u32 btr2; /* SRAM/NOR-Flash Chip select timing register 2 */
  19. u32 bcr3; /* NOR/PSRAMChip select Control register 3 */
  20. u32 btr3; /* SRAM/NOR-Flash Chip select timing register 3 */
  21. u32 bcr4; /* NOR/PSRAM Chip select Control register 4 */
  22. u32 btr4; /* SRAM/NOR-Flash Chip select timing register 4 */
  23. u32 reserved1[24];
  24. /* 0x80 */
  25. u32 pcr; /* NAND Flash control register */
  26. u32 sr; /* FIFO status and interrupt register */
  27. u32 pmem; /* Common memory space timing register */
  28. u32 patt; /* Attribute memory space timing registers */
  29. u32 reserved2[1];
  30. u32 eccr; /* ECC result registers */
  31. u32 reserved3[27];
  32. /* 0x104 */
  33. u32 bwtr1; /* SRAM/NOR-Flash write timing register 1 */
  34. u32 reserved4[1];
  35. u32 bwtr2; /* SRAM/NOR-Flash write timing register 2 */
  36. u32 reserved5[1];
  37. u32 bwtr3; /* SRAM/NOR-Flash write timing register 3 */
  38. u32 reserved6[1];
  39. u32 bwtr4; /* SRAM/NOR-Flash write timing register 4 */
  40. u32 reserved7[8];
  41. /* 0x140 */
  42. u32 sdcr1; /* SDRAM Control register 1 */
  43. u32 sdcr2; /* SDRAM Control register 2 */
  44. u32 sdtr1; /* SDRAM Timing register 1 */
  45. u32 sdtr2; /* SDRAM Timing register 2 */
  46. u32 sdcmr; /* SDRAM Mode register */
  47. u32 sdrtr; /* SDRAM Refresh timing register */
  48. u32 sdsr; /* SDRAM Status register */
  49. };
  50. /*
  51. * NOR/PSRAM Control register BCR1
  52. * FMC controller Enable, only availabe for H7
  53. */
  54. #define FMC_BCR1_FMCEN BIT(31)
  55. /* Control register SDCR */
  56. #define FMC_SDCR_RPIPE_SHIFT 13 /* RPIPE bit shift */
  57. #define FMC_SDCR_RBURST_SHIFT 12 /* RBURST bit shift */
  58. #define FMC_SDCR_SDCLK_SHIFT 10 /* SDRAM clock divisor shift */
  59. #define FMC_SDCR_WP_SHIFT 9 /* Write protection shift */
  60. #define FMC_SDCR_CAS_SHIFT 7 /* CAS latency shift */
  61. #define FMC_SDCR_NB_SHIFT 6 /* Number of banks shift */
  62. #define FMC_SDCR_MWID_SHIFT 4 /* Memory width shift */
  63. #define FMC_SDCR_NR_SHIFT 2 /* Number of row address bits shift */
  64. #define FMC_SDCR_NC_SHIFT 0 /* Number of col address bits shift */
  65. /* Timings register SDTR */
  66. #define FMC_SDTR_TMRD_SHIFT 0 /* Load mode register to active */
  67. #define FMC_SDTR_TXSR_SHIFT 4 /* Exit self-refresh time */
  68. #define FMC_SDTR_TRAS_SHIFT 8 /* Self-refresh time */
  69. #define FMC_SDTR_TRC_SHIFT 12 /* Row cycle delay */
  70. #define FMC_SDTR_TWR_SHIFT 16 /* Recovery delay */
  71. #define FMC_SDTR_TRP_SHIFT 20 /* Row precharge delay */
  72. #define FMC_SDTR_TRCD_SHIFT 24 /* Row-to-column delay */
  73. #define FMC_SDCMR_NRFS_SHIFT 5
  74. #define FMC_SDCMR_MODE_NORMAL 0
  75. #define FMC_SDCMR_MODE_START_CLOCK 1
  76. #define FMC_SDCMR_MODE_PRECHARGE 2
  77. #define FMC_SDCMR_MODE_AUTOREFRESH 3
  78. #define FMC_SDCMR_MODE_WRITE_MODE 4
  79. #define FMC_SDCMR_MODE_SELFREFRESH 5
  80. #define FMC_SDCMR_MODE_POWERDOWN 6
  81. #define FMC_SDCMR_BANK_1 BIT(4)
  82. #define FMC_SDCMR_BANK_2 BIT(3)
  83. #define FMC_SDCMR_MODE_REGISTER_SHIFT 9
  84. #define FMC_SDSR_BUSY BIT(5)
  85. #define FMC_BUSY_WAIT(regs) do { \
  86. __asm__ __volatile__ ("dsb" : : : "memory"); \
  87. while (regs->sdsr & FMC_SDSR_BUSY) \
  88. ; \
  89. } while (0)
  90. struct stm32_sdram_control {
  91. u8 no_columns;
  92. u8 no_rows;
  93. u8 memory_width;
  94. u8 no_banks;
  95. u8 cas_latency;
  96. u8 sdclk;
  97. u8 rd_burst;
  98. u8 rd_pipe_delay;
  99. };
  100. struct stm32_sdram_timing {
  101. u8 tmrd;
  102. u8 txsr;
  103. u8 tras;
  104. u8 trc;
  105. u8 trp;
  106. u8 twr;
  107. u8 trcd;
  108. };
  109. enum stm32_fmc_bank {
  110. SDRAM_BANK1,
  111. SDRAM_BANK2,
  112. MAX_SDRAM_BANK,
  113. };
  114. enum stm32_fmc_family {
  115. STM32F7_FMC,
  116. STM32H7_FMC,
  117. };
  118. struct bank_params {
  119. struct stm32_sdram_control *sdram_control;
  120. struct stm32_sdram_timing *sdram_timing;
  121. u32 sdram_ref_count;
  122. enum stm32_fmc_bank target_bank;
  123. };
  124. struct stm32_sdram_params {
  125. struct stm32_fmc_regs *base;
  126. u8 no_sdram_banks;
  127. struct bank_params bank_params[MAX_SDRAM_BANK];
  128. enum stm32_fmc_family family;
  129. };
  130. #define SDRAM_MODE_BL_SHIFT 0
  131. #define SDRAM_MODE_CAS_SHIFT 4
  132. #define SDRAM_MODE_BL 0
  133. int stm32_sdram_init(struct udevice *dev)
  134. {
  135. struct stm32_sdram_params *params = dev_get_platdata(dev);
  136. struct stm32_sdram_control *control;
  137. struct stm32_sdram_timing *timing;
  138. struct stm32_fmc_regs *regs = params->base;
  139. enum stm32_fmc_bank target_bank;
  140. u32 ctb; /* SDCMR register: Command Target Bank */
  141. u32 ref_count;
  142. u8 i;
  143. /* disable the FMC controller */
  144. if (params->family == STM32H7_FMC)
  145. clrbits_le32(&regs->bcr1, FMC_BCR1_FMCEN);
  146. for (i = 0; i < params->no_sdram_banks; i++) {
  147. control = params->bank_params[i].sdram_control;
  148. timing = params->bank_params[i].sdram_timing;
  149. target_bank = params->bank_params[i].target_bank;
  150. ref_count = params->bank_params[i].sdram_ref_count;
  151. writel(control->sdclk << FMC_SDCR_SDCLK_SHIFT
  152. | control->cas_latency << FMC_SDCR_CAS_SHIFT
  153. | control->no_banks << FMC_SDCR_NB_SHIFT
  154. | control->memory_width << FMC_SDCR_MWID_SHIFT
  155. | control->no_rows << FMC_SDCR_NR_SHIFT
  156. | control->no_columns << FMC_SDCR_NC_SHIFT
  157. | control->rd_pipe_delay << FMC_SDCR_RPIPE_SHIFT
  158. | control->rd_burst << FMC_SDCR_RBURST_SHIFT,
  159. &regs->sdcr1);
  160. if (target_bank == SDRAM_BANK2)
  161. writel(control->cas_latency << FMC_SDCR_CAS_SHIFT
  162. | control->no_banks << FMC_SDCR_NB_SHIFT
  163. | control->memory_width << FMC_SDCR_MWID_SHIFT
  164. | control->no_rows << FMC_SDCR_NR_SHIFT
  165. | control->no_columns << FMC_SDCR_NC_SHIFT,
  166. &regs->sdcr2);
  167. writel(timing->trcd << FMC_SDTR_TRCD_SHIFT
  168. | timing->trp << FMC_SDTR_TRP_SHIFT
  169. | timing->twr << FMC_SDTR_TWR_SHIFT
  170. | timing->trc << FMC_SDTR_TRC_SHIFT
  171. | timing->tras << FMC_SDTR_TRAS_SHIFT
  172. | timing->txsr << FMC_SDTR_TXSR_SHIFT
  173. | timing->tmrd << FMC_SDTR_TMRD_SHIFT,
  174. &regs->sdtr1);
  175. if (target_bank == SDRAM_BANK2)
  176. writel(timing->trcd << FMC_SDTR_TRCD_SHIFT
  177. | timing->trp << FMC_SDTR_TRP_SHIFT
  178. | timing->twr << FMC_SDTR_TWR_SHIFT
  179. | timing->trc << FMC_SDTR_TRC_SHIFT
  180. | timing->tras << FMC_SDTR_TRAS_SHIFT
  181. | timing->txsr << FMC_SDTR_TXSR_SHIFT
  182. | timing->tmrd << FMC_SDTR_TMRD_SHIFT,
  183. &regs->sdtr2);
  184. if (target_bank == SDRAM_BANK1)
  185. ctb = FMC_SDCMR_BANK_1;
  186. else
  187. ctb = FMC_SDCMR_BANK_2;
  188. writel(ctb | FMC_SDCMR_MODE_START_CLOCK, &regs->sdcmr);
  189. udelay(200); /* 200 us delay, page 10, "Power-Up" */
  190. FMC_BUSY_WAIT(regs);
  191. writel(ctb | FMC_SDCMR_MODE_PRECHARGE, &regs->sdcmr);
  192. udelay(100);
  193. FMC_BUSY_WAIT(regs);
  194. writel((ctb | FMC_SDCMR_MODE_AUTOREFRESH | 7 << FMC_SDCMR_NRFS_SHIFT),
  195. &regs->sdcmr);
  196. udelay(100);
  197. FMC_BUSY_WAIT(regs);
  198. writel(ctb | (SDRAM_MODE_BL << SDRAM_MODE_BL_SHIFT
  199. | control->cas_latency << SDRAM_MODE_CAS_SHIFT)
  200. << FMC_SDCMR_MODE_REGISTER_SHIFT | FMC_SDCMR_MODE_WRITE_MODE,
  201. &regs->sdcmr);
  202. udelay(100);
  203. FMC_BUSY_WAIT(regs);
  204. writel(ctb | FMC_SDCMR_MODE_NORMAL, &regs->sdcmr);
  205. FMC_BUSY_WAIT(regs);
  206. /* Refresh timer */
  207. writel(ref_count << 1, &regs->sdrtr);
  208. }
  209. /* enable the FMC controller */
  210. if (params->family == STM32H7_FMC)
  211. setbits_le32(&regs->bcr1, FMC_BCR1_FMCEN);
  212. return 0;
  213. }
  214. static int stm32_fmc_ofdata_to_platdata(struct udevice *dev)
  215. {
  216. struct stm32_sdram_params *params = dev_get_platdata(dev);
  217. struct bank_params *bank_params;
  218. ofnode bank_node;
  219. char *bank_name;
  220. u8 bank = 0;
  221. dev_for_each_subnode(bank_node, dev) {
  222. /* extract the bank index from DT */
  223. bank_name = (char *)ofnode_get_name(bank_node);
  224. strsep(&bank_name, "@");
  225. if (!bank_name) {
  226. pr_err("missing sdram bank index");
  227. return -EINVAL;
  228. }
  229. bank_params = &params->bank_params[bank];
  230. strict_strtoul(bank_name, 10,
  231. (long unsigned int *)&bank_params->target_bank);
  232. if (bank_params->target_bank >= MAX_SDRAM_BANK) {
  233. pr_err("Found bank %d , but only bank 0 and 1 are supported",
  234. bank_params->target_bank);
  235. return -EINVAL;
  236. }
  237. debug("Find bank %s %u\n", bank_name, bank_params->target_bank);
  238. params->bank_params[bank].sdram_control =
  239. (struct stm32_sdram_control *)
  240. ofnode_read_u8_array_ptr(bank_node,
  241. "st,sdram-control",
  242. sizeof(struct stm32_sdram_control));
  243. if (!params->bank_params[bank].sdram_control) {
  244. pr_err("st,sdram-control not found for %s",
  245. ofnode_get_name(bank_node));
  246. return -EINVAL;
  247. }
  248. params->bank_params[bank].sdram_timing =
  249. (struct stm32_sdram_timing *)
  250. ofnode_read_u8_array_ptr(bank_node,
  251. "st,sdram-timing",
  252. sizeof(struct stm32_sdram_timing));
  253. if (!params->bank_params[bank].sdram_timing) {
  254. pr_err("st,sdram-timing not found for %s",
  255. ofnode_get_name(bank_node));
  256. return -EINVAL;
  257. }
  258. bank_params->sdram_ref_count = ofnode_read_u32_default(bank_node,
  259. "st,sdram-refcount", 8196);
  260. bank++;
  261. }
  262. params->no_sdram_banks = bank;
  263. debug("%s, no of banks = %d\n", __func__, params->no_sdram_banks);
  264. return 0;
  265. }
  266. static int stm32_fmc_probe(struct udevice *dev)
  267. {
  268. struct stm32_sdram_params *params = dev_get_platdata(dev);
  269. int ret;
  270. fdt_addr_t addr;
  271. addr = dev_read_addr(dev);
  272. if (addr == FDT_ADDR_T_NONE)
  273. return -EINVAL;
  274. params->base = (struct stm32_fmc_regs *)addr;
  275. params->family = dev_get_driver_data(dev);
  276. #ifdef CONFIG_CLK
  277. struct clk clk;
  278. ret = clk_get_by_index(dev, 0, &clk);
  279. if (ret < 0)
  280. return ret;
  281. ret = clk_enable(&clk);
  282. if (ret) {
  283. dev_err(dev, "failed to enable clock\n");
  284. return ret;
  285. }
  286. #endif
  287. ret = stm32_sdram_init(dev);
  288. if (ret)
  289. return ret;
  290. return 0;
  291. }
  292. static int stm32_fmc_get_info(struct udevice *dev, struct ram_info *info)
  293. {
  294. return 0;
  295. }
  296. static struct ram_ops stm32_fmc_ops = {
  297. .get_info = stm32_fmc_get_info,
  298. };
  299. static const struct udevice_id stm32_fmc_ids[] = {
  300. { .compatible = "st,stm32-fmc", .data = STM32F7_FMC },
  301. { .compatible = "st,stm32h7-fmc", .data = STM32H7_FMC },
  302. { }
  303. };
  304. U_BOOT_DRIVER(stm32_fmc) = {
  305. .name = "stm32_fmc",
  306. .id = UCLASS_RAM,
  307. .of_match = stm32_fmc_ids,
  308. .ops = &stm32_fmc_ops,
  309. .ofdata_to_platdata = stm32_fmc_ofdata_to_platdata,
  310. .probe = stm32_fmc_probe,
  311. .platdata_auto_alloc_size = sizeof(struct stm32_sdram_params),
  312. };