ti-pipe3-phy.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * Copyright (C) 2017 Texas Instruments Incorporated - http://www.ti.com/
  3. * Written by Jean-Jacques Hiblot <jjhiblot@ti.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <dm/device.h>
  10. #include <generic-phy.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/sys_proto.h>
  13. #include <syscon.h>
  14. #include <regmap.h>
  15. /* PLLCTRL Registers */
  16. #define PLL_STATUS 0x00000004
  17. #define PLL_GO 0x00000008
  18. #define PLL_CONFIGURATION1 0x0000000C
  19. #define PLL_CONFIGURATION2 0x00000010
  20. #define PLL_CONFIGURATION3 0x00000014
  21. #define PLL_CONFIGURATION4 0x00000020
  22. #define PLL_REGM_MASK 0x001FFE00
  23. #define PLL_REGM_SHIFT 9
  24. #define PLL_REGM_F_MASK 0x0003FFFF
  25. #define PLL_REGM_F_SHIFT 0
  26. #define PLL_REGN_MASK 0x000001FE
  27. #define PLL_REGN_SHIFT 1
  28. #define PLL_SELFREQDCO_MASK 0x0000000E
  29. #define PLL_SELFREQDCO_SHIFT 1
  30. #define PLL_SD_MASK 0x0003FC00
  31. #define PLL_SD_SHIFT 10
  32. #define SET_PLL_GO 0x1
  33. #define PLL_TICOPWDN BIT(16)
  34. #define PLL_LDOPWDN BIT(15)
  35. #define PLL_LOCK 0x2
  36. #define PLL_IDLE 0x1
  37. /* Software rest for the SATA PLL (in CTRL_CORE_SMA_SW_0 register)*/
  38. #define SATA_PLL_SOFT_RESET (1<<18)
  39. /* PHY POWER CONTROL Register */
  40. #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK 0x003FC000
  41. #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT 0xE
  42. #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK 0xFFC00000
  43. #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT 0x16
  44. #define OMAP_CTRL_PIPE3_PHY_TX_RX_POWERON 0x3
  45. #define OMAP_CTRL_PIPE3_PHY_TX_RX_POWEROFF 0x0
  46. #define PLL_IDLE_TIME 100 /* in milliseconds */
  47. #define PLL_LOCK_TIME 100 /* in milliseconds */
  48. struct omap_pipe3 {
  49. void __iomem *pll_ctrl_base;
  50. void __iomem *power_reg;
  51. void __iomem *pll_reset_reg;
  52. struct pipe3_dpll_map *dpll_map;
  53. };
  54. struct pipe3_dpll_params {
  55. u16 m;
  56. u8 n;
  57. u8 freq:3;
  58. u8 sd;
  59. u32 mf;
  60. };
  61. struct pipe3_dpll_map {
  62. unsigned long rate;
  63. struct pipe3_dpll_params params;
  64. };
  65. static inline u32 omap_pipe3_readl(void __iomem *addr, unsigned offset)
  66. {
  67. return readl(addr + offset);
  68. }
  69. static inline void omap_pipe3_writel(void __iomem *addr, unsigned offset,
  70. u32 data)
  71. {
  72. writel(data, addr + offset);
  73. }
  74. static struct pipe3_dpll_params *omap_pipe3_get_dpll_params(struct omap_pipe3
  75. *pipe3)
  76. {
  77. u32 rate;
  78. struct pipe3_dpll_map *dpll_map = pipe3->dpll_map;
  79. rate = get_sys_clk_freq();
  80. for (; dpll_map->rate; dpll_map++) {
  81. if (rate == dpll_map->rate)
  82. return &dpll_map->params;
  83. }
  84. printf("%s: No DPLL configuration for %u Hz SYS CLK\n",
  85. __func__, rate);
  86. return NULL;
  87. }
  88. static int omap_pipe3_wait_lock(struct omap_pipe3 *pipe3)
  89. {
  90. u32 val;
  91. int timeout = PLL_LOCK_TIME;
  92. do {
  93. mdelay(1);
  94. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_STATUS);
  95. if (val & PLL_LOCK)
  96. break;
  97. } while (--timeout);
  98. if (!(val & PLL_LOCK)) {
  99. printf("%s: DPLL failed to lock\n", __func__);
  100. return -EBUSY;
  101. }
  102. return 0;
  103. }
  104. static int omap_pipe3_dpll_program(struct omap_pipe3 *pipe3)
  105. {
  106. u32 val;
  107. struct pipe3_dpll_params *dpll_params;
  108. dpll_params = omap_pipe3_get_dpll_params(pipe3);
  109. if (!dpll_params) {
  110. printf("%s: Invalid DPLL parameters\n", __func__);
  111. return -EINVAL;
  112. }
  113. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION1);
  114. val &= ~PLL_REGN_MASK;
  115. val |= dpll_params->n << PLL_REGN_SHIFT;
  116. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION1, val);
  117. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION2);
  118. val &= ~PLL_SELFREQDCO_MASK;
  119. val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
  120. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION2, val);
  121. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION1);
  122. val &= ~PLL_REGM_MASK;
  123. val |= dpll_params->m << PLL_REGM_SHIFT;
  124. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION1, val);
  125. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION4);
  126. val &= ~PLL_REGM_F_MASK;
  127. val |= dpll_params->mf << PLL_REGM_F_SHIFT;
  128. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION4, val);
  129. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION3);
  130. val &= ~PLL_SD_MASK;
  131. val |= dpll_params->sd << PLL_SD_SHIFT;
  132. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION3, val);
  133. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_GO, SET_PLL_GO);
  134. return omap_pipe3_wait_lock(pipe3);
  135. }
  136. static void omap_control_pipe3_power(struct omap_pipe3 *pipe3, int on)
  137. {
  138. u32 val, rate;
  139. val = readl(pipe3->power_reg);
  140. rate = get_sys_clk_freq();
  141. rate = rate/1000000;
  142. if (on) {
  143. val &= ~(OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK |
  144. OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK);
  145. val |= OMAP_CTRL_PIPE3_PHY_TX_RX_POWERON <<
  146. OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
  147. val |= rate <<
  148. OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT;
  149. } else {
  150. val &= ~OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK;
  151. val |= OMAP_CTRL_PIPE3_PHY_TX_RX_POWEROFF <<
  152. OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
  153. }
  154. writel(val, pipe3->power_reg);
  155. }
  156. static int pipe3_init(struct phy *phy)
  157. {
  158. int ret;
  159. u32 val;
  160. struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
  161. /* Program the DPLL only if not locked */
  162. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_STATUS);
  163. if (!(val & PLL_LOCK)) {
  164. ret = omap_pipe3_dpll_program(pipe3);
  165. if (ret)
  166. return ret;
  167. } else {
  168. /* else just bring it out of IDLE mode */
  169. val = omap_pipe3_readl(pipe3->pll_ctrl_base,
  170. PLL_CONFIGURATION2);
  171. if (val & PLL_IDLE) {
  172. val &= ~PLL_IDLE;
  173. omap_pipe3_writel(pipe3->pll_ctrl_base,
  174. PLL_CONFIGURATION2, val);
  175. ret = omap_pipe3_wait_lock(pipe3);
  176. if (ret)
  177. return ret;
  178. }
  179. }
  180. return 0;
  181. }
  182. static int pipe3_power_on(struct phy *phy)
  183. {
  184. struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
  185. /* Power up the PHY */
  186. omap_control_pipe3_power(pipe3, 1);
  187. return 0;
  188. }
  189. static int pipe3_power_off(struct phy *phy)
  190. {
  191. struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
  192. /* Power down the PHY */
  193. omap_control_pipe3_power(pipe3, 0);
  194. return 0;
  195. }
  196. static int pipe3_exit(struct phy *phy)
  197. {
  198. u32 val;
  199. int timeout = PLL_IDLE_TIME;
  200. struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
  201. pipe3_power_off(phy);
  202. /* Put DPLL in IDLE mode */
  203. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION2);
  204. val |= PLL_IDLE;
  205. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION2, val);
  206. /* wait for LDO and Oscillator to power down */
  207. do {
  208. mdelay(1);
  209. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_STATUS);
  210. if ((val & PLL_TICOPWDN) && (val & PLL_LDOPWDN))
  211. break;
  212. } while (--timeout);
  213. if (!(val & PLL_TICOPWDN) || !(val & PLL_LDOPWDN)) {
  214. pr_err("%s: Failed to power down DPLL: PLL_STATUS 0x%x\n",
  215. __func__, val);
  216. return -EBUSY;
  217. }
  218. val = readl(pipe3->pll_reset_reg);
  219. writel(val | SATA_PLL_SOFT_RESET, pipe3->pll_reset_reg);
  220. mdelay(1);
  221. writel(val & ~SATA_PLL_SOFT_RESET, pipe3->pll_reset_reg);
  222. return 0;
  223. }
  224. static void *get_reg(struct udevice *dev, const char *name)
  225. {
  226. struct udevice *syscon;
  227. struct regmap *regmap;
  228. const fdt32_t *cell;
  229. int len, err;
  230. void *base;
  231. err = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
  232. name, &syscon);
  233. if (err) {
  234. pr_err("unable to find syscon device for %s (%d)\n",
  235. name, err);
  236. return NULL;
  237. }
  238. regmap = syscon_get_regmap(syscon);
  239. if (IS_ERR(regmap)) {
  240. pr_err("unable to find regmap for %s (%ld)\n",
  241. name, PTR_ERR(regmap));
  242. return NULL;
  243. }
  244. cell = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), name,
  245. &len);
  246. if (len < 2*sizeof(fdt32_t)) {
  247. pr_err("offset not available for %s\n", name);
  248. return NULL;
  249. }
  250. base = regmap_get_range(regmap, 0);
  251. if (!base)
  252. return NULL;
  253. return fdtdec_get_number(cell + 1, 1) + base;
  254. }
  255. static int pipe3_phy_probe(struct udevice *dev)
  256. {
  257. fdt_addr_t addr;
  258. fdt_size_t sz;
  259. struct omap_pipe3 *pipe3 = dev_get_priv(dev);
  260. addr = devfdt_get_addr_size_index(dev, 2, &sz);
  261. if (addr == FDT_ADDR_T_NONE) {
  262. pr_err("missing pll ctrl address\n");
  263. return -EINVAL;
  264. }
  265. pipe3->pll_ctrl_base = map_physmem(addr, sz, MAP_NOCACHE);
  266. if (!pipe3->pll_ctrl_base) {
  267. pr_err("unable to remap pll ctrl\n");
  268. return -EINVAL;
  269. }
  270. pipe3->power_reg = get_reg(dev, "syscon-phy-power");
  271. if (!pipe3->power_reg)
  272. return -EINVAL;
  273. pipe3->pll_reset_reg = get_reg(dev, "syscon-pllreset");
  274. if (!pipe3->pll_reset_reg)
  275. return -EINVAL;
  276. pipe3->dpll_map = (struct pipe3_dpll_map *)dev_get_driver_data(dev);
  277. return 0;
  278. }
  279. static struct pipe3_dpll_map dpll_map_sata[] = {
  280. {12000000, {1000, 7, 4, 6, 0} }, /* 12 MHz */
  281. {16800000, {714, 7, 4, 6, 0} }, /* 16.8 MHz */
  282. {19200000, {625, 7, 4, 6, 0} }, /* 19.2 MHz */
  283. {20000000, {600, 7, 4, 6, 0} }, /* 20 MHz */
  284. {26000000, {461, 7, 4, 6, 0} }, /* 26 MHz */
  285. {38400000, {312, 7, 4, 6, 0} }, /* 38.4 MHz */
  286. { }, /* Terminator */
  287. };
  288. static const struct udevice_id pipe3_phy_ids[] = {
  289. { .compatible = "ti,phy-pipe3-sata", .data = (ulong)&dpll_map_sata },
  290. { }
  291. };
  292. static struct phy_ops pipe3_phy_ops = {
  293. .init = pipe3_init,
  294. .power_on = pipe3_power_on,
  295. .power_off = pipe3_power_off,
  296. .exit = pipe3_exit,
  297. };
  298. U_BOOT_DRIVER(pipe3_phy) = {
  299. .name = "pipe3_phy",
  300. .id = UCLASS_PHY,
  301. .of_match = pipe3_phy_ids,
  302. .ops = &pipe3_phy_ops,
  303. .probe = pipe3_phy_probe,
  304. .priv_auto_alloc_size = sizeof(struct omap_pipe3),
  305. };