clk_rv1108.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * (C) Copyright 2016 Rockchip Electronics Co., Ltd
  3. * Author: Andy Yan <andy.yan@rock-chips.com>
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <bitfield.h>
  8. #include <clk-uclass.h>
  9. #include <dm.h>
  10. #include <errno.h>
  11. #include <syscon.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/cru_rv1108.h>
  15. #include <asm/arch/hardware.h>
  16. #include <dm/lists.h>
  17. #include <dt-bindings/clock/rv1108-cru.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. enum {
  20. VCO_MAX_HZ = 2400U * 1000000,
  21. VCO_MIN_HZ = 600 * 1000000,
  22. OUTPUT_MAX_HZ = 2400U * 1000000,
  23. OUTPUT_MIN_HZ = 24 * 1000000,
  24. };
  25. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  26. #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
  27. .refdiv = _refdiv,\
  28. .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
  29. .postdiv1 = _postdiv1, .postdiv2 = _postdiv2};\
  30. _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) *\
  31. OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz,\
  32. #hz "Hz cannot be hit with PLL "\
  33. "divisors on line " __stringify(__LINE__));
  34. /* use integer mode */
  35. static inline int rv1108_pll_id(enum rk_clk_id clk_id)
  36. {
  37. int id = 0;
  38. switch (clk_id) {
  39. case CLK_ARM:
  40. case CLK_DDR:
  41. id = clk_id - 1;
  42. break;
  43. case CLK_GENERAL:
  44. id = 2;
  45. break;
  46. default:
  47. printf("invalid pll id:%d\n", clk_id);
  48. id = -1;
  49. break;
  50. }
  51. return id;
  52. }
  53. static uint32_t rkclk_pll_get_rate(struct rv1108_cru *cru,
  54. enum rk_clk_id clk_id)
  55. {
  56. uint32_t refdiv, fbdiv, postdiv1, postdiv2;
  57. uint32_t con0, con1, con3;
  58. int pll_id = rv1108_pll_id(clk_id);
  59. struct rv1108_pll *pll = &cru->pll[pll_id];
  60. uint32_t freq;
  61. con3 = readl(&pll->con3);
  62. if (con3 & WORK_MODE_MASK) {
  63. con0 = readl(&pll->con0);
  64. con1 = readl(&pll->con1);
  65. fbdiv = (con0 >> FBDIV_SHIFT) & FBDIV_MASK;
  66. postdiv1 = (con1 & POSTDIV1_MASK) >> POSTDIV1_SHIFT;
  67. postdiv2 = (con1 & POSTDIV2_MASK) >> POSTDIV2_SHIFT;
  68. refdiv = (con1 & REFDIV_MASK) >> REFDIV_SHIFT;
  69. freq = (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000;
  70. } else {
  71. freq = OSC_HZ;
  72. }
  73. return freq;
  74. }
  75. static int rv1108_mac_set_clk(struct rv1108_cru *cru, ulong rate)
  76. {
  77. uint32_t con = readl(&cru->clksel_con[24]);
  78. ulong pll_rate;
  79. uint8_t div;
  80. if ((con >> MAC_PLL_SEL_SHIFT) & MAC_PLL_SEL_GPLL)
  81. pll_rate = rkclk_pll_get_rate(cru, CLK_GENERAL);
  82. else
  83. pll_rate = rkclk_pll_get_rate(cru, CLK_ARM);
  84. /*default set 50MHZ for gmac*/
  85. if (!rate)
  86. rate = 50000000;
  87. div = DIV_ROUND_UP(pll_rate, rate) - 1;
  88. if (div <= 0x1f)
  89. rk_clrsetreg(&cru->clksel_con[24], MAC_CLK_DIV_MASK,
  90. div << MAC_CLK_DIV_SHIFT);
  91. else
  92. debug("Unsupported div for gmac:%d\n", div);
  93. return DIV_TO_RATE(pll_rate, div);
  94. }
  95. static int rv1108_sfc_set_clk(struct rv1108_cru *cru, uint rate)
  96. {
  97. u32 con = readl(&cru->clksel_con[27]);
  98. u32 pll_rate;
  99. u32 div;
  100. if ((con >> SFC_PLL_SEL_SHIFT) && SFC_PLL_SEL_GPLL)
  101. pll_rate = rkclk_pll_get_rate(cru, CLK_GENERAL);
  102. else
  103. pll_rate = rkclk_pll_get_rate(cru, CLK_DDR);
  104. div = DIV_ROUND_UP(pll_rate, rate) - 1;
  105. if (div <= 0x3f)
  106. rk_clrsetreg(&cru->clksel_con[27], SFC_CLK_DIV_MASK,
  107. div << SFC_CLK_DIV_SHIFT);
  108. else
  109. debug("Unsupported sfc clk rate:%d\n", rate);
  110. return DIV_TO_RATE(pll_rate, div);
  111. }
  112. static ulong rv1108_saradc_get_clk(struct rv1108_cru *cru)
  113. {
  114. u32 div, val;
  115. val = readl(&cru->clksel_con[22]);
  116. div = bitfield_extract(val, CLK_SARADC_DIV_CON_SHIFT,
  117. CLK_SARADC_DIV_CON_WIDTH);
  118. return DIV_TO_RATE(OSC_HZ, div);
  119. }
  120. static ulong rv1108_saradc_set_clk(struct rv1108_cru *cru, uint hz)
  121. {
  122. int src_clk_div;
  123. src_clk_div = DIV_ROUND_UP(OSC_HZ, hz) - 1;
  124. assert(src_clk_div < 128);
  125. rk_clrsetreg(&cru->clksel_con[22],
  126. CLK_SARADC_DIV_CON_MASK,
  127. src_clk_div << CLK_SARADC_DIV_CON_SHIFT);
  128. return rv1108_saradc_get_clk(cru);
  129. }
  130. static ulong rv1108_clk_get_rate(struct clk *clk)
  131. {
  132. struct rv1108_clk_priv *priv = dev_get_priv(clk->dev);
  133. switch (clk->id) {
  134. case 0 ... 63:
  135. return rkclk_pll_get_rate(priv->cru, clk->id);
  136. case SCLK_SARADC:
  137. return rv1108_saradc_get_clk(priv->cru);
  138. default:
  139. return -ENOENT;
  140. }
  141. }
  142. static ulong rv1108_clk_set_rate(struct clk *clk, ulong rate)
  143. {
  144. struct rv1108_clk_priv *priv = dev_get_priv(clk->dev);
  145. ulong new_rate;
  146. switch (clk->id) {
  147. case SCLK_MAC:
  148. new_rate = rv1108_mac_set_clk(priv->cru, rate);
  149. break;
  150. case SCLK_SFC:
  151. new_rate = rv1108_sfc_set_clk(priv->cru, rate);
  152. break;
  153. case SCLK_SARADC:
  154. new_rate = rv1108_saradc_set_clk(priv->cru, rate);
  155. break;
  156. default:
  157. return -ENOENT;
  158. }
  159. return new_rate;
  160. }
  161. static const struct clk_ops rv1108_clk_ops = {
  162. .get_rate = rv1108_clk_get_rate,
  163. .set_rate = rv1108_clk_set_rate,
  164. };
  165. static void rkclk_init(struct rv1108_cru *cru)
  166. {
  167. unsigned int apll = rkclk_pll_get_rate(cru, CLK_ARM);
  168. unsigned int dpll = rkclk_pll_get_rate(cru, CLK_DDR);
  169. unsigned int gpll = rkclk_pll_get_rate(cru, CLK_GENERAL);
  170. rk_clrsetreg(&cru->clksel_con[0], CORE_CLK_DIV_MASK,
  171. 0 << MAC_CLK_DIV_SHIFT);
  172. printf("APLL: %d DPLL:%d GPLL:%d\n", apll, dpll, gpll);
  173. }
  174. static int rv1108_clk_probe(struct udevice *dev)
  175. {
  176. struct rv1108_clk_priv *priv = dev_get_priv(dev);
  177. priv->cru = (struct rv1108_cru *)devfdt_get_addr(dev);
  178. rkclk_init(priv->cru);
  179. return 0;
  180. }
  181. static int rv1108_clk_bind(struct udevice *dev)
  182. {
  183. int ret;
  184. /* The reset driver does not have a device node, so bind it here */
  185. ret = device_bind_driver(gd->dm_root, "rv1108_sysreset", "reset", &dev);
  186. if (ret)
  187. pr_err("No Rv1108 reset driver: ret=%d\n", ret);
  188. return 0;
  189. }
  190. static const struct udevice_id rv1108_clk_ids[] = {
  191. { .compatible = "rockchip,rv1108-cru" },
  192. { }
  193. };
  194. U_BOOT_DRIVER(clk_rv1108) = {
  195. .name = "clk_rv1108",
  196. .id = UCLASS_CLK,
  197. .of_match = rv1108_clk_ids,
  198. .priv_auto_alloc_size = sizeof(struct rv1108_clk_priv),
  199. .ops = &rv1108_clk_ops,
  200. .bind = rv1108_clk_bind,
  201. .probe = rv1108_clk_probe,
  202. };