ehci.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*-
  2. * Copyright (c) 2007-2008, Juniper Networks, Inc.
  3. * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2 of
  9. * the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef USB_EHCI_H
  22. #define USB_EHCI_H
  23. #if !defined(CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS)
  24. #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
  25. #endif
  26. /* (shifted) direction/type/recipient from the USB 2.0 spec, table 9.2 */
  27. #define DeviceRequest \
  28. ((USB_DIR_IN | USB_TYPE_STANDARD | USB_RECIP_DEVICE) << 8)
  29. #define DeviceOutRequest \
  30. ((USB_DIR_OUT | USB_TYPE_STANDARD | USB_RECIP_DEVICE) << 8)
  31. #define InterfaceRequest \
  32. ((USB_DIR_IN | USB_TYPE_STANDARD | USB_RECIP_INTERFACE) << 8)
  33. #define EndpointRequest \
  34. ((USB_DIR_IN | USB_TYPE_STANDARD | USB_RECIP_INTERFACE) << 8)
  35. #define EndpointOutRequest \
  36. ((USB_DIR_OUT | USB_TYPE_STANDARD | USB_RECIP_INTERFACE) << 8)
  37. /*
  38. * Register Space.
  39. */
  40. struct ehci_hccr {
  41. uint32_t cr_capbase;
  42. #define HC_LENGTH(p) (((p) >> 0) & 0x00ff)
  43. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  44. uint32_t cr_hcsparams;
  45. #define HCS_PPC(p) ((p) & (1 << 4))
  46. #define HCS_INDICATOR(p) ((p) & (1 << 16)) /* Port indicators */
  47. #define HCS_N_PORTS(p) (((p) >> 0) & 0xf)
  48. uint32_t cr_hccparams;
  49. uint8_t cr_hcsp_portrt[8];
  50. } __attribute__ ((packed, aligned(4)));
  51. struct ehci_hcor {
  52. uint32_t or_usbcmd;
  53. #define CMD_PARK (1 << 11) /* enable "park" */
  54. #define CMD_PARK_CNT(c) (((c) >> 8) & 3) /* how many transfers to park */
  55. #define CMD_ASE (1 << 5) /* async schedule enable */
  56. #define CMD_LRESET (1 << 7) /* partial reset */
  57. #define CMD_IAAD (1 << 5) /* "doorbell" interrupt */
  58. #define CMD_PSE (1 << 4) /* periodic schedule enable */
  59. #define CMD_RESET (1 << 1) /* reset HC not bus */
  60. #define CMD_RUN (1 << 0) /* start/stop HC */
  61. uint32_t or_usbsts;
  62. #define STD_ASS (1 << 15)
  63. #define STS_HALT (1 << 12)
  64. uint32_t or_usbintr;
  65. #define INTR_UE (1 << 0) /* USB interrupt enable */
  66. #define INTR_UEE (1 << 1) /* USB error interrupt enable */
  67. #define INTR_PCE (1 << 2) /* Port change detect enable */
  68. #define INTR_SEE (1 << 4) /* system error enable */
  69. #define INTR_AAE (1 << 5) /* Interrupt on async adavance enable */
  70. uint32_t or_frindex;
  71. uint32_t or_ctrldssegment;
  72. uint32_t or_periodiclistbase;
  73. uint32_t or_asynclistaddr;
  74. uint32_t _reserved_0_;
  75. uint32_t or_burstsize;
  76. uint32_t or_txfilltuning;
  77. #define TXFIFO_THRESH(p) ((p & 0x3f) << 16)
  78. uint32_t _reserved_1_[6];
  79. uint32_t or_configflag;
  80. #define FLAG_CF (1 << 0) /* true: we'll support "high speed" */
  81. uint32_t or_portsc[CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS];
  82. uint32_t or_systune;
  83. } __attribute__ ((packed, aligned(4)));
  84. #define USBMODE 0x68 /* USB Device mode */
  85. #define USBMODE_SDIS (1 << 3) /* Stream disable */
  86. #define USBMODE_BE (1 << 2) /* BE/LE endiannes select */
  87. #define USBMODE_CM_HC (3 << 0) /* host controller mode */
  88. #define USBMODE_CM_IDLE (0 << 0) /* idle state */
  89. /* Interface descriptor */
  90. struct usb_linux_interface_descriptor {
  91. unsigned char bLength;
  92. unsigned char bDescriptorType;
  93. unsigned char bInterfaceNumber;
  94. unsigned char bAlternateSetting;
  95. unsigned char bNumEndpoints;
  96. unsigned char bInterfaceClass;
  97. unsigned char bInterfaceSubClass;
  98. unsigned char bInterfaceProtocol;
  99. unsigned char iInterface;
  100. } __attribute__ ((packed));
  101. /* Configuration descriptor information.. */
  102. struct usb_linux_config_descriptor {
  103. unsigned char bLength;
  104. unsigned char bDescriptorType;
  105. unsigned short wTotalLength;
  106. unsigned char bNumInterfaces;
  107. unsigned char bConfigurationValue;
  108. unsigned char iConfiguration;
  109. unsigned char bmAttributes;
  110. unsigned char MaxPower;
  111. } __attribute__ ((packed));
  112. #if defined CONFIG_EHCI_DESC_BIG_ENDIAN
  113. #define ehci_readl(x) (*((volatile u32 *)(x)))
  114. #define ehci_writel(a, b) (*((volatile u32 *)(a)) = ((volatile u32)b))
  115. #else
  116. #define ehci_readl(x) cpu_to_le32((*((volatile u32 *)(x))))
  117. #define ehci_writel(a, b) (*((volatile u32 *)(a)) = \
  118. cpu_to_le32(((volatile u32)b)))
  119. #endif
  120. #if defined CONFIG_EHCI_MMIO_BIG_ENDIAN
  121. #define hc32_to_cpu(x) be32_to_cpu((x))
  122. #define cpu_to_hc32(x) cpu_to_be32((x))
  123. #else
  124. #define hc32_to_cpu(x) le32_to_cpu((x))
  125. #define cpu_to_hc32(x) cpu_to_le32((x))
  126. #endif
  127. #define EHCI_PS_WKOC_E (1 << 22) /* RW wake on over current */
  128. #define EHCI_PS_WKDSCNNT_E (1 << 21) /* RW wake on disconnect */
  129. #define EHCI_PS_WKCNNT_E (1 << 20) /* RW wake on connect */
  130. #define EHCI_PS_PO (1 << 13) /* RW port owner */
  131. #define EHCI_PS_PP (1 << 12) /* RW,RO port power */
  132. #define EHCI_PS_LS (3 << 10) /* RO line status */
  133. #define EHCI_PS_PR (1 << 8) /* RW port reset */
  134. #define EHCI_PS_SUSP (1 << 7) /* RW suspend */
  135. #define EHCI_PS_FPR (1 << 6) /* RW force port resume */
  136. #define EHCI_PS_OCC (1 << 5) /* RWC over current change */
  137. #define EHCI_PS_OCA (1 << 4) /* RO over current active */
  138. #define EHCI_PS_PEC (1 << 3) /* RWC port enable change */
  139. #define EHCI_PS_PE (1 << 2) /* RW port enable */
  140. #define EHCI_PS_CSC (1 << 1) /* RWC connect status change */
  141. #define EHCI_PS_CS (1 << 0) /* RO connect status */
  142. #define EHCI_PS_CLEAR (EHCI_PS_OCC | EHCI_PS_PEC | EHCI_PS_CSC)
  143. #define EHCI_PS_IS_LOWSPEED(x) (((x) & EHCI_PS_LS) == (1 << 10))
  144. /*
  145. * Schedule Interface Space.
  146. *
  147. * IMPORTANT: Software must ensure that no interface data structure
  148. * reachable by the EHCI host controller spans a 4K page boundary!
  149. *
  150. * Periodic transfers (i.e. isochronous and interrupt transfers) are
  151. * not supported.
  152. */
  153. /* Queue Element Transfer Descriptor (qTD). */
  154. struct qTD {
  155. /* this part defined by EHCI spec */
  156. uint32_t qt_next; /* see EHCI 3.5.1 */
  157. #define QT_NEXT_TERMINATE 1
  158. uint32_t qt_altnext; /* see EHCI 3.5.2 */
  159. uint32_t qt_token; /* see EHCI 3.5.3 */
  160. uint32_t qt_buffer[5]; /* see EHCI 3.5.4 */
  161. uint32_t qt_buffer_hi[5]; /* Appendix B */
  162. /* pad struct for 32 byte alignment */
  163. uint32_t unused[3];
  164. };
  165. /* Queue Head (QH). */
  166. struct QH {
  167. uint32_t qh_link;
  168. #define QH_LINK_TERMINATE 1
  169. #define QH_LINK_TYPE_ITD 0
  170. #define QH_LINK_TYPE_QH 2
  171. #define QH_LINK_TYPE_SITD 4
  172. #define QH_LINK_TYPE_FSTN 6
  173. uint32_t qh_endpt1;
  174. uint32_t qh_endpt2;
  175. uint32_t qh_curtd;
  176. struct qTD qh_overlay;
  177. /*
  178. * Add dummy fill value to make the size of this struct
  179. * aligned to 32 bytes
  180. */
  181. uint8_t fill[16];
  182. };
  183. /* Low level init functions */
  184. int ehci_hcd_init(void);
  185. int ehci_hcd_stop(void);
  186. #endif /* USB_EHCI_H */