fads.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Derived from FADS860T definitions by Magnus Damm, Helmut Buchsbaum,
  6. * and Dan Malek
  7. *
  8. * Modified by, Yuli Barcohen, Arabella Software Ltd., yuli@arabellasw.com
  9. *
  10. * This header file contains values common to all FADS family boards.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. /****************************************************************************
  31. * Flash Memory Map as used by U-Boot:
  32. *
  33. * Start Address Length
  34. * +-----------------------+ 0xFE00_0000 Start of Flash -----------------
  35. * | | 0xFE00_0100 Reset Vector
  36. * + + 0xFE0?_????
  37. * | U-Boot code |
  38. * | |
  39. * +-----------------------+ 0xFE04_0000 (sector border)
  40. * | |
  41. * | |
  42. * | U-Boot environment |
  43. * | | ^
  44. * | | | U-Boot
  45. * +=======================+ 0xFE08_0000 (sector border) -----------------
  46. * | Available | | Applications
  47. * | ... | v
  48. *
  49. *****************************************************************************/
  50. #if 0
  51. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  52. #else
  53. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  54. #endif
  55. #undef CONFIG_BOOTARGS
  56. #define CONFIG_BOOTCOMMAND \
  57. "dhcp;" \
  58. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  59. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
  60. "bootm"
  61. #undef CONFIG_WATCHDOG /* watchdog disabled */
  62. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  63. /*
  64. * New MPC86xADS and Duet provide two Ethernet connectivity options:
  65. * 10Mbit/s on SCC and 100Mbit/s on FEC. FADS provides SCC Ethernet on
  66. * motherboard and FEC Ethernet on daughterboard. All new PQ1 chips have
  67. * got FEC so FEC is the default.
  68. */
  69. #ifndef CONFIG_ADS
  70. #undef CONFIG_SCC1_ENET /* Disable SCC1 ethernet */
  71. #define CONFIG_FEC_ENET /* Use FEC ethernet */
  72. #else /* Old ADS has not got FEC option */
  73. #define CONFIG_SCC1_ENET /* Use SCC1 ethernet */
  74. #undef CONFIG_FEC_ENET /* No FEC ethernet */
  75. #endif /* !CONFIG_ADS */
  76. #if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET)
  77. #error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured
  78. #endif
  79. #ifdef CONFIG_FEC_ENET
  80. #define CFG_DISCOVER_PHY
  81. #endif
  82. #ifndef CONFIG_COMMANDS
  83. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  84. | CFG_CMD_DHCP \
  85. | CFG_CMD_IMMAP \
  86. | CFG_CMD_JFFS2 \
  87. | CFG_CMD_MII \
  88. | CFG_CMD_PCMCIA \
  89. | CFG_CMD_PING \
  90. )
  91. #endif /* !CONFIG_COMMANDS */
  92. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  93. #include <cmd_confdefs.h>
  94. /*
  95. * Miscellaneous configurable options
  96. */
  97. #undef CFG_LONGHELP /* undef to save memory */
  98. #define CFG_PROMPT "=>" /* Monitor Command Prompt */
  99. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  100. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  101. #else
  102. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  103. #endif
  104. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  105. #define CFG_MAXARGS 16 /* max number of command args */
  106. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  107. #define CFG_LOAD_ADDR 0x00100000
  108. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  109. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  110. /*
  111. * Low Level Configuration Settings
  112. * (address mappings, register initial values, etc.)
  113. * You should know what you are doing if you make changes here.
  114. */
  115. /*-----------------------------------------------------------------------
  116. * Internal Memory Mapped Register
  117. */
  118. #define CFG_IMMR 0xFF000000
  119. /*-----------------------------------------------------------------------
  120. * Definitions for initial stack pointer and data area (in DPRAM)
  121. */
  122. #define CFG_INIT_RAM_ADDR CFG_IMMR
  123. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  124. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  125. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  126. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  127. /*-----------------------------------------------------------------------
  128. * Start addresses for the final memory configuration
  129. * (Set up by the startup code)
  130. * Please note that CFG_SDRAM_BASE _must_ start at 0
  131. */
  132. #define CFG_SDRAM_BASE 0x00000000
  133. #if defined(CONFIG_MPC86xADS) || defined(CONFIG_MPC885ADS) /* New ADS or Duet */
  134. #define CFG_SDRAM_SIZE 0x00800000 /* 8 Mbyte */
  135. #elif defined(CONFIG_FADS) /* Old/new FADS */
  136. #define CFG_SDRAM_SIZE 0x00400000 /* 4 Mbyte */
  137. #else /* Old ADS */
  138. #define CFG_SDRAM_SIZE 0x00000000 /* No SDRAM */
  139. #endif
  140. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  141. #if (CFG_SDRAM_SIZE)
  142. #define CFG_MEMTEST_END CFG_SDRAM_SIZE /* 1 ... SDRAM_SIZE */
  143. #else
  144. #define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  145. #endif /* CFG_SDRAM_SIZE */
  146. /*
  147. * For booting Linux, the board info and command line data
  148. * have to be in the first 8 MB of memory, since this is
  149. * the maximum mapped by the Linux kernel during initialization.
  150. */
  151. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  152. #define CFG_MONITOR_BASE TEXT_BASE
  153. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 KB for monitor */
  154. #ifdef CONFIG_BZIP2
  155. #define CFG_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
  156. #else
  157. #define CFG_MALLOC_LEN (384 << 10) /* Reserve 384 kB for malloc() */
  158. #endif /* CONFIG_BZIP2 */
  159. /*-----------------------------------------------------------------------
  160. * Flash organization
  161. */
  162. #define CFG_FLASH_BASE CFG_MONITOR_BASE
  163. #define CFG_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  164. #define CFG_MAX_FLASH_BANKS 4 /* max number of memory banks */
  165. #define CFG_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  166. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  167. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  168. #define CFG_ENV_IS_IN_FLASH 1
  169. #define CFG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */
  170. #define CFG_ENV_OFFSET CFG_ENV_SECT_SIZE
  171. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment */
  172. #define CFG_DIRECT_FLASH_TFTP
  173. #if (CONFIG_COMMANDS & CFG_CMD_JFFS2)
  174. #define CFG_JFFS2_FIRST_BANK 0
  175. #define CFG_JFFS2_NUM_BANKS CFG_MAX_FLASH_BANKS
  176. #define CFG_JFFS2_FIRST_SECTOR 4
  177. #define CFG_JFFS2_SORT_FRAGMENTS
  178. #endif /* CFG_CMD_JFFS2 */
  179. /*-----------------------------------------------------------------------
  180. * Cache Configuration
  181. */
  182. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  183. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  184. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  185. #endif
  186. /*-----------------------------------------------------------------------
  187. * I2C configuration
  188. */
  189. #if (CONFIG_COMMANDS & CFG_CMD_I2C)
  190. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  191. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address defaults */
  192. #define CFG_I2C_SLAVE 0x7F
  193. #endif
  194. /*-----------------------------------------------------------------------
  195. * SYPCR - System Protection Control 11-9
  196. * SYPCR can only be written once after reset!
  197. *-----------------------------------------------------------------------
  198. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  199. */
  200. #if defined(CONFIG_WATCHDOG)
  201. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  202. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  203. #else
  204. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  205. #endif
  206. /*-----------------------------------------------------------------------
  207. * SIUMCR - SIU Module Configuration 11-6
  208. *-----------------------------------------------------------------------
  209. * PCMCIA config., multi-function pin tri-state
  210. */
  211. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  212. /*-----------------------------------------------------------------------
  213. * TBSCR - Time Base Status and Control 11-26
  214. *-----------------------------------------------------------------------
  215. * Clear Reference Interrupt Status, Timebase freezing enabled
  216. */
  217. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  218. /*-----------------------------------------------------------------------
  219. * PISCR - Periodic Interrupt Status and Control 11-31
  220. *-----------------------------------------------------------------------
  221. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  222. */
  223. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  224. /*-----------------------------------------------------------------------
  225. * SCCR - System Clock and reset Control Register 15-27
  226. *-----------------------------------------------------------------------
  227. * Set clock output, timebase and RTC source and divider,
  228. * power management and some other internal clocks
  229. */
  230. #define SCCR_MASK SCCR_EBDF11
  231. #define CFG_SCCR (SCCR_TBS|SCCR_COM00|SCCR_DFSYNC00|SCCR_DFBRG00|SCCR_DFNL000|SCCR_DFNH000|SCCR_DFLCD000|SCCR_DFALCD00)
  232. /*-----------------------------------------------------------------------
  233. * PLPRCR - PLL, Low-Power, and Reset Control Register 14-22
  234. *-----------------------------------------------------------------------
  235. * set the PLL, the low-power modes and the reset control
  236. */
  237. #ifndef CFG_PLPRCR
  238. #define CFG_PLPRCR PLPRCR_TEXPS
  239. #endif
  240. /*-----------------------------------------------------------------------
  241. *
  242. *-----------------------------------------------------------------------
  243. *
  244. */
  245. #define CFG_DER 0
  246. /* Because of the way the 860 starts up and assigns CS0 the
  247. * entire address space, we have to set the memory controller
  248. * differently. Normally, you write the option register
  249. * first, and then enable the chip select by writing the
  250. * base register. For CS0, you must write the base register
  251. * first, followed by the option register.
  252. */
  253. /*
  254. * Init Memory Controller:
  255. *
  256. * BR0/OR0 (Flash)
  257. * BR1/OR1 (BCSR)
  258. */
  259. /* the other CS:s are determined by looking at parameters in BCSRx */
  260. #define BCSR_ADDR ((uint) 0xFF080000)
  261. #define CFG_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
  262. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  263. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  264. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) /* 8 Mbyte until detected */
  265. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BR_BA_MSK) | BR_V )
  266. /* BCSRx - Board Control and Status Registers */
  267. #define CFG_OR1_PRELIM 0xFFFF8110 /* 64Kbyte address space */
  268. #define CFG_BR1_PRELIM ((BCSR_ADDR) | BR_V)
  269. /*
  270. * Internal Definitions
  271. *
  272. * Boot Flags
  273. */
  274. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  275. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  276. /* values according to the manual */
  277. #define PCMCIA_MEM_ADDR ((uint)0xFF020000)
  278. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  279. #define BCSR0 ((uint) (BCSR_ADDR + 0x00))
  280. #define BCSR1 ((uint) (BCSR_ADDR + 0x04))
  281. #define BCSR2 ((uint) (BCSR_ADDR + 0x08))
  282. #define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
  283. #define BCSR4 ((uint) (BCSR_ADDR + 0x10))
  284. /*
  285. * (F)ADS bitvalues by Helmut Buchsbaum
  286. *
  287. * See User's Manual for a proper
  288. * description of the following structures
  289. */
  290. #define BCSR0_ERB ((uint)0x80000000)
  291. #define BCSR0_IP ((uint)0x40000000)
  292. #define BCSR0_BDIS ((uint)0x10000000)
  293. #define BCSR0_BPS_MASK ((uint)0x0C000000)
  294. #define BCSR0_ISB_MASK ((uint)0x01800000)
  295. #define BCSR0_DBGC_MASK ((uint)0x00600000)
  296. #define BCSR0_DBPC_MASK ((uint)0x00180000)
  297. #define BCSR0_EBDF_MASK ((uint)0x00060000)
  298. #define BCSR1_FLASH_EN ((uint)0x80000000)
  299. #define BCSR1_DRAM_EN ((uint)0x40000000)
  300. #define BCSR1_ETHEN ((uint)0x20000000)
  301. #define BCSR1_IRDEN ((uint)0x10000000)
  302. #define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
  303. #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
  304. #define BCSR1_BCSR_EN ((uint)0x02000000)
  305. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  306. #define BCSR1_PCCEN ((uint)0x00800000)
  307. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  308. #define BCSR1_PCCVPP_MASK ((uint)0x00300000)
  309. #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
  310. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  311. #define BCSR1_SDRAM_EN ((uint)0x00020000)
  312. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  313. #define BCSR1_PCCVCCON BCSR1_PCCVCC0
  314. #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
  315. #define BCSR2_FLASH_PD_SHIFT 28
  316. #define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
  317. #define BCSR2_DRAM_PD_SHIFT 23
  318. #define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
  319. #define BCSR2_DBREVNR_MASK ((uint)0x00030000)
  320. #define BCSR3_DBID_MASK ((ushort)0x3800)
  321. #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
  322. #define BCSR3_BREVNR0 ((ushort)0x0080)
  323. #define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
  324. #define BCSR3_BREVN1 ((ushort)0x0008)
  325. #define BCSR3_BREVN2_MASK ((ushort)0x0003)
  326. #define BCSR4_ETHLOOP ((uint)0x80000000)
  327. #define BCSR4_TFPLDL ((uint)0x40000000)
  328. #define BCSR4_TPSQEL ((uint)0x20000000)
  329. #define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
  330. #define BCSR4_FETH_EN ((uint)0x08000000)
  331. #define BCSR4_FETHCFG0 ((uint)0x04000000)
  332. #define BCSR4_FETHFDE ((uint)0x02000000)
  333. #define BCSR4_FETHCFG1 ((uint)0x00400000)
  334. #define BCSR4_FETHRST ((uint)0x00200000)
  335. #ifdef CONFIG_MPC823
  336. #define BCSR4_USB_EN ((uint)0x08000000)
  337. #endif /* CONFIG_MPC823 */
  338. #ifdef CONFIG_MPC860SAR
  339. #define BCSR4_UTOPIA_EN ((uint)0x08000000)
  340. #endif /* CONFIG_MPC860SAR */
  341. #ifdef CONFIG_MPC860T
  342. #define BCSR4_FETH_EN ((uint)0x08000000)
  343. #endif /* CONFIG_MPC860T */
  344. #ifdef CONFIG_MPC823
  345. #define BCSR4_USB_SPEED ((uint)0x04000000)
  346. #endif /* CONFIG_MPC823 */
  347. #ifdef CONFIG_MPC860T
  348. #define BCSR4_FETHCFG0 ((uint)0x04000000)
  349. #endif /* CONFIG_MPC860T */
  350. #ifdef CONFIG_MPC823
  351. #define BCSR4_VCCO ((uint)0x02000000)
  352. #endif /* CONFIG_MPC823 */
  353. #ifdef CONFIG_MPC860T
  354. #define BCSR4_FETHFDE ((uint)0x02000000)
  355. #endif /* CONFIG_MPC860T */
  356. #ifdef CONFIG_MPC823
  357. #define BCSR4_VIDEO_ON ((uint)0x00800000)
  358. #endif /* CONFIG_MPC823 */
  359. #ifdef CONFIG_MPC823
  360. #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
  361. #endif /* CONFIG_MPC823 */
  362. #ifdef CONFIG_MPC860T
  363. #define BCSR4_FETHCFG1 ((uint)0x00400000)
  364. #endif /* CONFIG_MPC860T */
  365. #ifdef CONFIG_MPC823
  366. #define BCSR4_VIDEO_RST ((uint)0x00200000)
  367. #endif /* CONFIG_MPC823 */
  368. #ifdef CONFIG_MPC860T
  369. #define BCSR4_FETHRST ((uint)0x00200000)
  370. #endif /* CONFIG_MPC860T */
  371. #ifdef CONFIG_MPC823
  372. #define BCSR4_MODEM_EN ((uint)0x00100000)
  373. #endif /* CONFIG_MPC823 */
  374. #ifdef CONFIG_MPC823
  375. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  376. #endif /* CONFIG_MPC823 */
  377. #ifdef CONFIG_MPC850
  378. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  379. #endif /* CONFIG_MPC850 */
  380. /* BSCR5 exists on MPC86xADS and Duet ADS only */
  381. #define CFG_PHYDEV_ADDR (BCSR_ADDR + 0x20000)
  382. #define BCSR5 (CFG_PHYDEV_ADDR + 0x300)
  383. #define BCSR5_MII2_EN 0x40
  384. #define BCSR5_MII2_RST 0x20
  385. #define BCSR5_T1_RST 0x10
  386. #define BCSR5_ATM155_RST 0x08
  387. #define BCSR5_ATM25_RST 0x04
  388. #define BCSR5_MII1_EN 0x02
  389. #define BCSR5_MII1_RST 0x01
  390. /* We don't use the 8259.
  391. */
  392. #define NR_8259_INTS 0
  393. /* Machine type
  394. */
  395. #define _MACH_8xx (_MACH_fads)
  396. /*-----------------------------------------------------------------------
  397. * PCMCIA stuff
  398. *-----------------------------------------------------------------------
  399. */
  400. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  401. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  402. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  403. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  404. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  405. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  406. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  407. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  408. /*-----------------------------------------------------------------------
  409. * IDE/ATA stuff
  410. *-----------------------------------------------------------------------
  411. */
  412. #define CONFIG_MAC_PARTITION 1
  413. #define CONFIG_DOS_PARTITION 1
  414. #define CONFIG_ISO_PARTITION 1
  415. #undef CONFIG_ATAPI
  416. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  417. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  418. #undef CONFIG_IDE_LED /* LED for ide not supported */
  419. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  420. #define CFG_IDE_MAXBUS 1 /* max. 2 IDE busses */
  421. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  422. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  423. #define CFG_ATA_IDE0_OFFSET 0x0000
  424. /* Offset for data I/O */
  425. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  426. /* Offset for normal register accesses */
  427. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  428. /* Offset for alternate registers */
  429. #define CFG_ATA_ALT_OFFSET 0x0000
  430. #define CONFIG_DISK_SPINUP_TIME 1000000
  431. #undef CONFIG_DISK_SPINUP_TIME /* usin´ Compact Flash */