fsl_mcdmafec.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2007 Freescale Semiconductor, Inc.
  6. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <environment.h>
  12. #include <malloc.h>
  13. #include <command.h>
  14. #include <config.h>
  15. #include <net.h>
  16. #include <miiphy.h>
  17. #undef ET_DEBUG
  18. #undef MII_DEBUG
  19. /* Ethernet Transmit and Receive Buffers */
  20. #define DBUF_LENGTH 1520
  21. #define PKT_MAXBUF_SIZE 1518
  22. #define PKT_MINBUF_SIZE 64
  23. #define PKT_MAXBLR_SIZE 1536
  24. #define LAST_PKTBUFSRX PKTBUFSRX - 1
  25. #define BD_ENET_RX_W_E (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY)
  26. #define BD_ENET_TX_RDY_LST (BD_ENET_TX_READY | BD_ENET_TX_LAST)
  27. #define FIFO_ERRSTAT (FIFO_STAT_RXW | FIFO_STAT_UF | FIFO_STAT_OF)
  28. /* RxBD bits definitions */
  29. #define BD_ENET_RX_ERR (BD_ENET_RX_LG | BD_ENET_RX_NO | BD_ENET_RX_CR | \
  30. BD_ENET_RX_OV | BD_ENET_RX_TR)
  31. #include <asm/immap.h>
  32. #include <asm/fsl_mcdmafec.h>
  33. #include "MCD_dma.h"
  34. DECLARE_GLOBAL_DATA_PTR;
  35. struct fec_info_dma fec_info[] = {
  36. #ifdef CONFIG_SYS_FEC0_IOBASE
  37. {
  38. 0, /* index */
  39. CONFIG_SYS_FEC0_IOBASE, /* io base */
  40. CONFIG_SYS_FEC0_PINMUX, /* gpio pin muxing */
  41. CONFIG_SYS_FEC0_MIIBASE, /* mii base */
  42. -1, /* phy_addr */
  43. 0, /* duplex and speed */
  44. 0, /* phy name */
  45. 0, /* phyname init */
  46. 0, /* RX BD */
  47. 0, /* TX BD */
  48. 0, /* rx Index */
  49. 0, /* tx Index */
  50. 0, /* tx buffer */
  51. 0, /* initialized flag */
  52. (struct fec_info_dma *)-1, /* next */
  53. FEC0_RX_TASK, /* rxTask */
  54. FEC0_TX_TASK, /* txTask */
  55. FEC0_RX_PRIORITY, /* rxPri */
  56. FEC0_TX_PRIORITY, /* txPri */
  57. FEC0_RX_INIT, /* rxInit */
  58. FEC0_TX_INIT, /* txInit */
  59. 0, /* usedTbdIndex */
  60. 0, /* cleanTbdNum */
  61. },
  62. #endif
  63. #ifdef CONFIG_SYS_FEC1_IOBASE
  64. {
  65. 1, /* index */
  66. CONFIG_SYS_FEC1_IOBASE, /* io base */
  67. CONFIG_SYS_FEC1_PINMUX, /* gpio pin muxing */
  68. CONFIG_SYS_FEC1_MIIBASE, /* mii base */
  69. -1, /* phy_addr */
  70. 0, /* duplex and speed */
  71. 0, /* phy name */
  72. 0, /* phy name init */
  73. #ifdef CONFIG_SYS_DMA_USE_INTSRAM
  74. (cbd_t *)DBUF_LENGTH, /* RX BD */
  75. #else
  76. 0, /* RX BD */
  77. #endif
  78. 0, /* TX BD */
  79. 0, /* rx Index */
  80. 0, /* tx Index */
  81. 0, /* tx buffer */
  82. 0, /* initialized flag */
  83. (struct fec_info_dma *)-1, /* next */
  84. FEC1_RX_TASK, /* rxTask */
  85. FEC1_TX_TASK, /* txTask */
  86. FEC1_RX_PRIORITY, /* rxPri */
  87. FEC1_TX_PRIORITY, /* txPri */
  88. FEC1_RX_INIT, /* rxInit */
  89. FEC1_TX_INIT, /* txInit */
  90. 0, /* usedTbdIndex */
  91. 0, /* cleanTbdNum */
  92. }
  93. #endif
  94. };
  95. static int fec_send(struct eth_device *dev, void *packet, int length);
  96. static int fec_recv(struct eth_device *dev);
  97. static int fec_init(struct eth_device *dev, bd_t * bd);
  98. static void fec_halt(struct eth_device *dev);
  99. #ifdef ET_DEBUG
  100. static void dbg_fec_regs(struct eth_device *dev)
  101. {
  102. struct fec_info_dma *info = dev->priv;
  103. volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
  104. printf("=====\n");
  105. printf("ievent %x - %x\n", (int)&fecp->eir, fecp->eir);
  106. printf("imask %x - %x\n", (int)&fecp->eimr, fecp->eimr);
  107. printf("ecntrl %x - %x\n", (int)&fecp->ecr, fecp->ecr);
  108. printf("mii_mframe %x - %x\n", (int)&fecp->mmfr, fecp->mmfr);
  109. printf("mii_speed %x - %x\n", (int)&fecp->mscr, fecp->mscr);
  110. printf("mii_ctrlstat %x - %x\n", (int)&fecp->mibc, fecp->mibc);
  111. printf("r_cntrl %x - %x\n", (int)&fecp->rcr, fecp->rcr);
  112. printf("r hash %x - %x\n", (int)&fecp->rhr, fecp->rhr);
  113. printf("x_cntrl %x - %x\n", (int)&fecp->tcr, fecp->tcr);
  114. printf("padr_l %x - %x\n", (int)&fecp->palr, fecp->palr);
  115. printf("padr_u %x - %x\n", (int)&fecp->paur, fecp->paur);
  116. printf("op_pause %x - %x\n", (int)&fecp->opd, fecp->opd);
  117. printf("iadr_u %x - %x\n", (int)&fecp->iaur, fecp->iaur);
  118. printf("iadr_l %x - %x\n", (int)&fecp->ialr, fecp->ialr);
  119. printf("gadr_u %x - %x\n", (int)&fecp->gaur, fecp->gaur);
  120. printf("gadr_l %x - %x\n", (int)&fecp->galr, fecp->galr);
  121. printf("x_wmrk %x - %x\n", (int)&fecp->tfwr, fecp->tfwr);
  122. printf("r_fdata %x - %x\n", (int)&fecp->rfdr, fecp->rfdr);
  123. printf("r_fstat %x - %x\n", (int)&fecp->rfsr, fecp->rfsr);
  124. printf("r_fctrl %x - %x\n", (int)&fecp->rfcr, fecp->rfcr);
  125. printf("r_flrfp %x - %x\n", (int)&fecp->rlrfp, fecp->rlrfp);
  126. printf("r_flwfp %x - %x\n", (int)&fecp->rlwfp, fecp->rlwfp);
  127. printf("r_frfar %x - %x\n", (int)&fecp->rfar, fecp->rfar);
  128. printf("r_frfrp %x - %x\n", (int)&fecp->rfrp, fecp->rfrp);
  129. printf("r_frfwp %x - %x\n", (int)&fecp->rfwp, fecp->rfwp);
  130. printf("t_fdata %x - %x\n", (int)&fecp->tfdr, fecp->tfdr);
  131. printf("t_fstat %x - %x\n", (int)&fecp->tfsr, fecp->tfsr);
  132. printf("t_fctrl %x - %x\n", (int)&fecp->tfcr, fecp->tfcr);
  133. printf("t_flrfp %x - %x\n", (int)&fecp->tlrfp, fecp->tlrfp);
  134. printf("t_flwfp %x - %x\n", (int)&fecp->tlwfp, fecp->tlwfp);
  135. printf("t_ftfar %x - %x\n", (int)&fecp->tfar, fecp->tfar);
  136. printf("t_ftfrp %x - %x\n", (int)&fecp->tfrp, fecp->tfrp);
  137. printf("t_ftfwp %x - %x\n", (int)&fecp->tfwp, fecp->tfwp);
  138. printf("frst %x - %x\n", (int)&fecp->frst, fecp->frst);
  139. printf("ctcwr %x - %x\n", (int)&fecp->ctcwr, fecp->ctcwr);
  140. }
  141. #endif
  142. static void set_fec_duplex_speed(volatile fecdma_t * fecp, bd_t * bd,
  143. int dup_spd)
  144. {
  145. if ((dup_spd >> 16) == FULL) {
  146. /* Set maximum frame length */
  147. fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) | FEC_RCR_MII_MODE |
  148. FEC_RCR_PROM | 0x100;
  149. fecp->tcr = FEC_TCR_FDEN;
  150. } else {
  151. /* Half duplex mode */
  152. fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) |
  153. FEC_RCR_MII_MODE | FEC_RCR_DRT;
  154. fecp->tcr &= ~FEC_TCR_FDEN;
  155. }
  156. if ((dup_spd & 0xFFFF) == _100BASET) {
  157. #ifdef MII_DEBUG
  158. printf("100Mbps\n");
  159. #endif
  160. bd->bi_ethspeed = 100;
  161. } else {
  162. #ifdef MII_DEBUG
  163. printf("10Mbps\n");
  164. #endif
  165. bd->bi_ethspeed = 10;
  166. }
  167. }
  168. static int fec_send(struct eth_device *dev, void *packet, int length)
  169. {
  170. struct fec_info_dma *info = dev->priv;
  171. cbd_t *pTbd, *pUsedTbd;
  172. u16 phyStatus;
  173. miiphy_read(dev->name, info->phy_addr, MII_BMSR, &phyStatus);
  174. /* process all the consumed TBDs */
  175. while (info->cleanTbdNum < CONFIG_SYS_TX_ETH_BUFFER) {
  176. pUsedTbd = &info->txbd[info->usedTbdIdx];
  177. if (pUsedTbd->cbd_sc & BD_ENET_TX_READY) {
  178. #ifdef ET_DEBUG
  179. printf("Cannot clean TBD %d, in use\n",
  180. info->cleanTbdNum);
  181. #endif
  182. return 0;
  183. }
  184. /* clean this buffer descriptor */
  185. if (info->usedTbdIdx == (CONFIG_SYS_TX_ETH_BUFFER - 1))
  186. pUsedTbd->cbd_sc = BD_ENET_TX_WRAP;
  187. else
  188. pUsedTbd->cbd_sc = 0;
  189. /* update some indeces for a correct handling of the TBD ring */
  190. info->cleanTbdNum++;
  191. info->usedTbdIdx = (info->usedTbdIdx + 1) % CONFIG_SYS_TX_ETH_BUFFER;
  192. }
  193. /* Check for valid length of data. */
  194. if ((length > 1500) || (length <= 0)) {
  195. return -1;
  196. }
  197. /* Check the number of vacant TxBDs. */
  198. if (info->cleanTbdNum < 1) {
  199. printf("No available TxBDs ...\n");
  200. return -1;
  201. }
  202. /* Get the first TxBD to send the mac header */
  203. pTbd = &info->txbd[info->txIdx];
  204. pTbd->cbd_datlen = length;
  205. pTbd->cbd_bufaddr = (u32) packet;
  206. pTbd->cbd_sc |= BD_ENET_TX_LAST | BD_ENET_TX_TC | BD_ENET_TX_READY;
  207. info->txIdx = (info->txIdx + 1) % CONFIG_SYS_TX_ETH_BUFFER;
  208. /* Enable DMA transmit task */
  209. MCD_continDma(info->txTask);
  210. info->cleanTbdNum -= 1;
  211. /* wait until frame is sent . */
  212. while (pTbd->cbd_sc & BD_ENET_TX_READY) {
  213. udelay(10);
  214. }
  215. return (int)(info->txbd[info->txIdx].cbd_sc & BD_ENET_TX_STATS);
  216. }
  217. static int fec_recv(struct eth_device *dev)
  218. {
  219. struct fec_info_dma *info = dev->priv;
  220. volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
  221. cbd_t *prbd = &info->rxbd[info->rxIdx];
  222. u32 ievent;
  223. int frame_length, len = 0;
  224. /* Check if any critical events have happened */
  225. ievent = fecp->eir;
  226. if (ievent != 0) {
  227. fecp->eir = ievent;
  228. if (ievent & (FEC_EIR_BABT | FEC_EIR_TXERR | FEC_EIR_RXERR)) {
  229. printf("fec_recv: error\n");
  230. fec_halt(dev);
  231. fec_init(dev, NULL);
  232. return 0;
  233. }
  234. if (ievent & FEC_EIR_HBERR) {
  235. /* Heartbeat error */
  236. fecp->tcr |= FEC_TCR_GTS;
  237. }
  238. if (ievent & FEC_EIR_GRA) {
  239. /* Graceful stop complete */
  240. if (fecp->tcr & FEC_TCR_GTS) {
  241. printf("fec_recv: tcr_gts\n");
  242. fec_halt(dev);
  243. fecp->tcr &= ~FEC_TCR_GTS;
  244. fec_init(dev, NULL);
  245. }
  246. }
  247. }
  248. if (!(prbd->cbd_sc & BD_ENET_RX_EMPTY)) {
  249. if ((prbd->cbd_sc & BD_ENET_RX_LAST) &&
  250. !(prbd->cbd_sc & BD_ENET_RX_ERR) &&
  251. ((prbd->cbd_datlen - 4) > 14)) {
  252. /* Get buffer address and size */
  253. frame_length = prbd->cbd_datlen - 4;
  254. /* Fill the buffer and pass it to upper layers */
  255. net_process_received_packet((uchar *)prbd->cbd_bufaddr,
  256. frame_length);
  257. len = frame_length;
  258. }
  259. /* Reset buffer descriptor as empty */
  260. if ((info->rxIdx) == (PKTBUFSRX - 1))
  261. prbd->cbd_sc = (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
  262. else
  263. prbd->cbd_sc = BD_ENET_RX_EMPTY;
  264. prbd->cbd_datlen = PKTSIZE_ALIGN;
  265. /* Now, we have an empty RxBD, restart the DMA receive task */
  266. MCD_continDma(info->rxTask);
  267. /* Increment BD count */
  268. info->rxIdx = (info->rxIdx + 1) % PKTBUFSRX;
  269. }
  270. return len;
  271. }
  272. static void fec_set_hwaddr(volatile fecdma_t * fecp, u8 * mac)
  273. {
  274. u8 currByte; /* byte for which to compute the CRC */
  275. int byte; /* loop - counter */
  276. int bit; /* loop - counter */
  277. u32 crc = 0xffffffff; /* initial value */
  278. for (byte = 0; byte < 6; byte++) {
  279. currByte = mac[byte];
  280. for (bit = 0; bit < 8; bit++) {
  281. if ((currByte & 0x01) ^ (crc & 0x01)) {
  282. crc >>= 1;
  283. crc = crc ^ 0xedb88320;
  284. } else {
  285. crc >>= 1;
  286. }
  287. currByte >>= 1;
  288. }
  289. }
  290. crc = crc >> 26;
  291. /* Set individual hash table register */
  292. if (crc >= 32) {
  293. fecp->ialr = (1 << (crc - 32));
  294. fecp->iaur = 0;
  295. } else {
  296. fecp->ialr = 0;
  297. fecp->iaur = (1 << crc);
  298. }
  299. /* Set physical address */
  300. fecp->palr = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3];
  301. fecp->paur = (mac[4] << 24) + (mac[5] << 16) + 0x8808;
  302. /* Clear multicast address hash table */
  303. fecp->gaur = 0;
  304. fecp->galr = 0;
  305. }
  306. static int fec_init(struct eth_device *dev, bd_t * bd)
  307. {
  308. struct fec_info_dma *info = dev->priv;
  309. volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
  310. int i;
  311. uchar enetaddr[6];
  312. #ifdef ET_DEBUG
  313. printf("fec_init: iobase 0x%08x ...\n", info->iobase);
  314. #endif
  315. fecpin_setclear(dev, 1);
  316. fec_halt(dev);
  317. #if defined(CONFIG_CMD_MII) || defined (CONFIG_MII) || \
  318. defined (CONFIG_SYS_DISCOVER_PHY)
  319. mii_init();
  320. set_fec_duplex_speed(fecp, bd, info->dup_spd);
  321. #else
  322. #ifndef CONFIG_SYS_DISCOVER_PHY
  323. set_fec_duplex_speed(fecp, bd, (FECDUPLEX << 16) | FECSPEED);
  324. #endif /* ifndef CONFIG_SYS_DISCOVER_PHY */
  325. #endif /* CONFIG_CMD_MII || CONFIG_MII */
  326. /* We use strictly polling mode only */
  327. fecp->eimr = 0;
  328. /* Clear any pending interrupt */
  329. fecp->eir = 0xffffffff;
  330. /* Set station address */
  331. if ((u32) fecp == CONFIG_SYS_FEC0_IOBASE)
  332. eth_env_get_enetaddr("ethaddr", enetaddr);
  333. else
  334. eth_env_get_enetaddr("eth1addr", enetaddr);
  335. fec_set_hwaddr(fecp, enetaddr);
  336. /* Set Opcode/Pause Duration Register */
  337. fecp->opd = 0x00010020;
  338. /* Setup Buffers and Buffer Descriptors */
  339. info->rxIdx = 0;
  340. info->txIdx = 0;
  341. /* Setup Receiver Buffer Descriptors (13.14.24.18)
  342. * Settings: Empty, Wrap */
  343. for (i = 0; i < PKTBUFSRX; i++) {
  344. info->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
  345. info->rxbd[i].cbd_datlen = PKTSIZE_ALIGN;
  346. info->rxbd[i].cbd_bufaddr = (uint) net_rx_packets[i];
  347. }
  348. info->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
  349. /* Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
  350. * Settings: Last, Tx CRC */
  351. for (i = 0; i < CONFIG_SYS_TX_ETH_BUFFER; i++) {
  352. info->txbd[i].cbd_sc = 0;
  353. info->txbd[i].cbd_datlen = 0;
  354. info->txbd[i].cbd_bufaddr = (uint) (&info->txbuf[0]);
  355. }
  356. info->txbd[CONFIG_SYS_TX_ETH_BUFFER - 1].cbd_sc |= BD_ENET_TX_WRAP;
  357. info->usedTbdIdx = 0;
  358. info->cleanTbdNum = CONFIG_SYS_TX_ETH_BUFFER;
  359. /* Set Rx FIFO alarm and granularity value */
  360. fecp->rfcr = 0x0c000000;
  361. fecp->rfar = 0x0000030c;
  362. /* Set Tx FIFO granularity value */
  363. fecp->tfcr = FIFO_CTRL_FRAME | FIFO_CTRL_GR(6) | 0x00040000;
  364. fecp->tfar = 0x00000080;
  365. fecp->tfwr = 0x2;
  366. fecp->ctcwr = 0x03000000;
  367. /* Enable DMA receive task */
  368. MCD_startDma(info->rxTask, /* Dma channel */
  369. (s8 *) info->rxbd, /*Source Address */
  370. 0, /* Source increment */
  371. (s8 *) (&fecp->rfdr), /* dest */
  372. 4, /* dest increment */
  373. 0, /* DMA size */
  374. 4, /* xfer size */
  375. info->rxInit, /* initiator */
  376. info->rxPri, /* priority */
  377. (MCD_FECRX_DMA | MCD_TT_FLAGS_DEF), /* Flags */
  378. (MCD_NO_CSUM | MCD_NO_BYTE_SWAP) /* Function description */
  379. );
  380. /* Enable DMA tx task with no ready buffer descriptors */
  381. MCD_startDma(info->txTask, /* Dma channel */
  382. (s8 *) info->txbd, /*Source Address */
  383. 0, /* Source increment */
  384. (s8 *) (&fecp->tfdr), /* dest */
  385. 4, /* dest incr */
  386. 0, /* DMA size */
  387. 4, /* xfer size */
  388. info->txInit, /* initiator */
  389. info->txPri, /* priority */
  390. (MCD_FECTX_DMA | MCD_TT_FLAGS_DEF), /* Flags */
  391. (MCD_NO_CSUM | MCD_NO_BYTE_SWAP) /* Function description */
  392. );
  393. /* Now enable the transmit and receive processing */
  394. fecp->ecr |= FEC_ECR_ETHER_EN;
  395. return 1;
  396. }
  397. static void fec_halt(struct eth_device *dev)
  398. {
  399. struct fec_info_dma *info = dev->priv;
  400. volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
  401. int counter = 0xffff;
  402. /* issue graceful stop command to the FEC transmitter if necessary */
  403. fecp->tcr |= FEC_TCR_GTS;
  404. /* wait for graceful stop to register */
  405. while ((counter--) && (!(fecp->eir & FEC_EIR_GRA))) ;
  406. /* Disable DMA tasks */
  407. MCD_killDma(info->txTask);
  408. MCD_killDma(info->rxTask);
  409. /* Disable the Ethernet Controller */
  410. fecp->ecr &= ~FEC_ECR_ETHER_EN;
  411. /* Clear FIFO status registers */
  412. fecp->rfsr &= FIFO_ERRSTAT;
  413. fecp->tfsr &= FIFO_ERRSTAT;
  414. fecp->frst = 0x01000000;
  415. /* Issue a reset command to the FEC chip */
  416. fecp->ecr |= FEC_ECR_RESET;
  417. /* wait at least 20 clock cycles */
  418. udelay(10000);
  419. #ifdef ET_DEBUG
  420. printf("Ethernet task stopped\n");
  421. #endif
  422. }
  423. int mcdmafec_initialize(bd_t * bis)
  424. {
  425. struct eth_device *dev;
  426. int i;
  427. #ifdef CONFIG_SYS_DMA_USE_INTSRAM
  428. u32 tmp = CONFIG_SYS_INTSRAM + 0x2000;
  429. #endif
  430. for (i = 0; i < ARRAY_SIZE(fec_info); i++) {
  431. dev =
  432. (struct eth_device *)memalign(CONFIG_SYS_CACHELINE_SIZE,
  433. sizeof *dev);
  434. if (dev == NULL)
  435. hang();
  436. memset(dev, 0, sizeof(*dev));
  437. sprintf(dev->name, "FEC%d", fec_info[i].index);
  438. dev->priv = &fec_info[i];
  439. dev->init = fec_init;
  440. dev->halt = fec_halt;
  441. dev->send = fec_send;
  442. dev->recv = fec_recv;
  443. /* setup Receive and Transmit buffer descriptor */
  444. #ifdef CONFIG_SYS_DMA_USE_INTSRAM
  445. fec_info[i].rxbd = (cbd_t *)((u32)fec_info[i].rxbd + tmp);
  446. tmp = (u32)fec_info[i].rxbd;
  447. fec_info[i].txbd =
  448. (cbd_t *)((u32)fec_info[i].txbd + tmp +
  449. (PKTBUFSRX * sizeof(cbd_t)));
  450. tmp = (u32)fec_info[i].txbd;
  451. fec_info[i].txbuf =
  452. (char *)((u32)fec_info[i].txbuf + tmp +
  453. (CONFIG_SYS_TX_ETH_BUFFER * sizeof(cbd_t)));
  454. tmp = (u32)fec_info[i].txbuf;
  455. #else
  456. fec_info[i].rxbd =
  457. (cbd_t *) memalign(CONFIG_SYS_CACHELINE_SIZE,
  458. (PKTBUFSRX * sizeof(cbd_t)));
  459. fec_info[i].txbd =
  460. (cbd_t *) memalign(CONFIG_SYS_CACHELINE_SIZE,
  461. (CONFIG_SYS_TX_ETH_BUFFER * sizeof(cbd_t)));
  462. fec_info[i].txbuf =
  463. (char *)memalign(CONFIG_SYS_CACHELINE_SIZE, DBUF_LENGTH);
  464. #endif
  465. #ifdef ET_DEBUG
  466. printf("rxbd %x txbd %x\n",
  467. (int)fec_info[i].rxbd, (int)fec_info[i].txbd);
  468. #endif
  469. fec_info[i].phy_name = (char *)memalign(CONFIG_SYS_CACHELINE_SIZE, 32);
  470. eth_register(dev);
  471. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  472. int retval;
  473. struct mii_dev *mdiodev = mdio_alloc();
  474. if (!mdiodev)
  475. return -ENOMEM;
  476. strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
  477. mdiodev->read = mcffec_miiphy_read;
  478. mdiodev->write = mcffec_miiphy_write;
  479. retval = mdio_register(mdiodev);
  480. if (retval < 0)
  481. return retval;
  482. #endif
  483. if (i > 0)
  484. fec_info[i - 1].next = &fec_info[i];
  485. }
  486. fec_info[i - 1].next = &fec_info[0];
  487. /* default speed */
  488. bis->bi_ethspeed = 10;
  489. return 0;
  490. }