cpu.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * (C) Copyright 2007
  3. * Sascha Hauer, Pengutronix
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <bootm.h>
  10. #include <common.h>
  11. #include <netdev.h>
  12. #include <asm/errno.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/imx-regs.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/arch/crm_regs.h>
  18. #include <imx_thermal.h>
  19. #include <ipu_pixfmt.h>
  20. #include <thermal.h>
  21. #include <sata.h>
  22. #ifdef CONFIG_FSL_ESDHC
  23. #include <fsl_esdhc.h>
  24. #endif
  25. #if defined(CONFIG_DISPLAY_CPUINFO)
  26. static u32 reset_cause = -1;
  27. static char *get_reset_cause(void)
  28. {
  29. u32 cause;
  30. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  31. cause = readl(&src_regs->srsr);
  32. writel(cause, &src_regs->srsr);
  33. reset_cause = cause;
  34. switch (cause) {
  35. case 0x00001:
  36. case 0x00011:
  37. return "POR";
  38. case 0x00004:
  39. return "CSU";
  40. case 0x00008:
  41. return "IPP USER";
  42. case 0x00010:
  43. #ifdef CONFIG_MX7
  44. return "WDOG1";
  45. #else
  46. return "WDOG";
  47. #endif
  48. case 0x00020:
  49. return "JTAG HIGH-Z";
  50. case 0x00040:
  51. return "JTAG SW";
  52. case 0x00080:
  53. return "WDOG3";
  54. #ifdef CONFIG_MX7
  55. case 0x00100:
  56. return "WDOG4";
  57. case 0x00200:
  58. return "TEMPSENSE";
  59. #else
  60. case 0x00100:
  61. return "TEMPSENSE";
  62. case 0x10000:
  63. return "WARM BOOT";
  64. #endif
  65. default:
  66. return "unknown reset";
  67. }
  68. }
  69. u32 get_imx_reset_cause(void)
  70. {
  71. return reset_cause;
  72. }
  73. #endif
  74. #if defined(CONFIG_MX53) || defined(CONFIG_MX6)
  75. #if defined(CONFIG_MX53)
  76. #define MEMCTL_BASE ESDCTL_BASE_ADDR
  77. #else
  78. #define MEMCTL_BASE MMDC_P0_BASE_ADDR
  79. #endif
  80. static const unsigned char col_lookup[] = {9, 10, 11, 8, 12, 9, 9, 9};
  81. static const unsigned char bank_lookup[] = {3, 2};
  82. /* these MMDC registers are common to the IMX53 and IMX6 */
  83. struct esd_mmdc_regs {
  84. uint32_t ctl;
  85. uint32_t pdc;
  86. uint32_t otc;
  87. uint32_t cfg0;
  88. uint32_t cfg1;
  89. uint32_t cfg2;
  90. uint32_t misc;
  91. };
  92. #define ESD_MMDC_CTL_GET_ROW(mdctl) ((ctl >> 24) & 7)
  93. #define ESD_MMDC_CTL_GET_COLUMN(mdctl) ((ctl >> 20) & 7)
  94. #define ESD_MMDC_CTL_GET_WIDTH(mdctl) ((ctl >> 16) & 3)
  95. #define ESD_MMDC_CTL_GET_CS1(mdctl) ((ctl >> 30) & 1)
  96. #define ESD_MMDC_MISC_GET_BANK(mdmisc) ((misc >> 5) & 1)
  97. /*
  98. * imx_ddr_size - return size in bytes of DRAM according MMDC config
  99. * The MMDC MDCTL register holds the number of bits for row, col, and data
  100. * width and the MMDC MDMISC register holds the number of banks. Combine
  101. * all these bits to determine the meme size the MMDC has been configured for
  102. */
  103. unsigned imx_ddr_size(void)
  104. {
  105. struct esd_mmdc_regs *mem = (struct esd_mmdc_regs *)MEMCTL_BASE;
  106. unsigned ctl = readl(&mem->ctl);
  107. unsigned misc = readl(&mem->misc);
  108. int bits = 11 + 0 + 0 + 1; /* row + col + bank + width */
  109. bits += ESD_MMDC_CTL_GET_ROW(ctl);
  110. bits += col_lookup[ESD_MMDC_CTL_GET_COLUMN(ctl)];
  111. bits += bank_lookup[ESD_MMDC_MISC_GET_BANK(misc)];
  112. bits += ESD_MMDC_CTL_GET_WIDTH(ctl);
  113. bits += ESD_MMDC_CTL_GET_CS1(ctl);
  114. /* The MX6 can do only 3840 MiB of DRAM */
  115. if (bits == 32)
  116. return 0xf0000000;
  117. return 1 << bits;
  118. }
  119. #endif
  120. #if defined(CONFIG_DISPLAY_CPUINFO)
  121. const char *get_imx_type(u32 imxtype)
  122. {
  123. switch (imxtype) {
  124. case MXC_CPU_MX7D:
  125. return "7D"; /* Dual-core version of the mx7 */
  126. case MXC_CPU_MX6QP:
  127. return "6QP"; /* Quad-Plus version of the mx6 */
  128. case MXC_CPU_MX6DP:
  129. return "6DP"; /* Dual-Plus version of the mx6 */
  130. case MXC_CPU_MX6Q:
  131. return "6Q"; /* Quad-core version of the mx6 */
  132. case MXC_CPU_MX6D:
  133. return "6D"; /* Dual-core version of the mx6 */
  134. case MXC_CPU_MX6DL:
  135. return "6DL"; /* Dual Lite version of the mx6 */
  136. case MXC_CPU_MX6SOLO:
  137. return "6SOLO"; /* Solo version of the mx6 */
  138. case MXC_CPU_MX6SL:
  139. return "6SL"; /* Solo-Lite version of the mx6 */
  140. case MXC_CPU_MX6SX:
  141. return "6SX"; /* SoloX version of the mx6 */
  142. case MXC_CPU_MX6UL:
  143. return "6UL"; /* Ultra-Lite version of the mx6 */
  144. case MXC_CPU_MX51:
  145. return "51";
  146. case MXC_CPU_MX53:
  147. return "53";
  148. default:
  149. return "??";
  150. }
  151. }
  152. int print_cpuinfo(void)
  153. {
  154. u32 cpurev;
  155. __maybe_unused u32 max_freq;
  156. cpurev = get_cpu_rev();
  157. #if defined(CONFIG_IMX_THERMAL)
  158. struct udevice *thermal_dev;
  159. int cpu_tmp, minc, maxc, ret;
  160. printf("CPU: Freescale i.MX%s rev%d.%d",
  161. get_imx_type((cpurev & 0xFF000) >> 12),
  162. (cpurev & 0x000F0) >> 4,
  163. (cpurev & 0x0000F) >> 0);
  164. max_freq = get_cpu_speed_grade_hz();
  165. if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
  166. printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
  167. } else {
  168. printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
  169. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  170. }
  171. #else
  172. printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
  173. get_imx_type((cpurev & 0xFF000) >> 12),
  174. (cpurev & 0x000F0) >> 4,
  175. (cpurev & 0x0000F) >> 0,
  176. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  177. #endif
  178. #if defined(CONFIG_IMX_THERMAL)
  179. puts("CPU: ");
  180. switch (get_cpu_temp_grade(&minc, &maxc)) {
  181. case TEMP_AUTOMOTIVE:
  182. puts("Automotive temperature grade ");
  183. break;
  184. case TEMP_INDUSTRIAL:
  185. puts("Industrial temperature grade ");
  186. break;
  187. case TEMP_EXTCOMMERCIAL:
  188. puts("Extended Commercial temperature grade ");
  189. break;
  190. default:
  191. puts("Commercial temperature grade ");
  192. break;
  193. }
  194. printf("(%dC to %dC)", minc, maxc);
  195. ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
  196. if (!ret) {
  197. ret = thermal_get_temp(thermal_dev, &cpu_tmp);
  198. if (!ret)
  199. printf(" at %dC\n", cpu_tmp);
  200. else
  201. debug(" - invalid sensor data\n");
  202. } else {
  203. debug(" - invalid sensor device\n");
  204. }
  205. #endif
  206. printf("Reset cause: %s\n", get_reset_cause());
  207. return 0;
  208. }
  209. #endif
  210. int cpu_eth_init(bd_t *bis)
  211. {
  212. int rc = -ENODEV;
  213. #if defined(CONFIG_FEC_MXC)
  214. rc = fecmxc_initialize(bis);
  215. #endif
  216. return rc;
  217. }
  218. #ifdef CONFIG_FSL_ESDHC
  219. /*
  220. * Initializes on-chip MMC controllers.
  221. * to override, implement board_mmc_init()
  222. */
  223. int cpu_mmc_init(bd_t *bis)
  224. {
  225. return fsl_esdhc_mmc_init(bis);
  226. }
  227. #endif
  228. #ifndef CONFIG_MX7
  229. u32 get_ahb_clk(void)
  230. {
  231. struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  232. u32 reg, ahb_podf;
  233. reg = __raw_readl(&imx_ccm->cbcdr);
  234. reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
  235. ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  236. return get_periph_clk() / (ahb_podf + 1);
  237. }
  238. #endif
  239. void arch_preboot_os(void)
  240. {
  241. #if defined(CONFIG_CMD_SATA)
  242. sata_stop();
  243. #if defined(CONFIG_MX6)
  244. disable_sata_clock();
  245. #endif
  246. #endif
  247. #if defined(CONFIG_VIDEO_IPUV3)
  248. /* disable video before launching O/S */
  249. ipuv3_fb_shutdown();
  250. #endif
  251. #if defined(CONFIG_VIDEO_MXS)
  252. lcdif_power_down();
  253. #endif
  254. }
  255. void set_chipselect_size(int const cs_size)
  256. {
  257. unsigned int reg;
  258. struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  259. reg = readl(&iomuxc_regs->gpr[1]);
  260. switch (cs_size) {
  261. case CS0_128:
  262. reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
  263. reg |= 0x5;
  264. break;
  265. case CS0_64M_CS1_64M:
  266. reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
  267. reg |= 0x1B;
  268. break;
  269. case CS0_64M_CS1_32M_CS2_32M:
  270. reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
  271. reg |= 0x4B;
  272. break;
  273. case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
  274. reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
  275. reg |= 0x249;
  276. break;
  277. default:
  278. printf("Unknown chip select size: %d\n", cs_size);
  279. break;
  280. }
  281. writel(reg, &iomuxc_regs->gpr[1]);
  282. }