start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <version.h>
  34. #include <asm/system.h>
  35. #include <linux/linkage.h>
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. #ifdef CONFIG_SPL_BUILD
  46. _undefined_instruction: .word _undefined_instruction
  47. _software_interrupt: .word _software_interrupt
  48. _prefetch_abort: .word _prefetch_abort
  49. _data_abort: .word _data_abort
  50. _not_used: .word _not_used
  51. _irq: .word _irq
  52. _fiq: .word _fiq
  53. _pad: .word 0x12345678 /* now 16*4=64 */
  54. #else
  55. _undefined_instruction: .word undefined_instruction
  56. _software_interrupt: .word software_interrupt
  57. _prefetch_abort: .word prefetch_abort
  58. _data_abort: .word data_abort
  59. _not_used: .word not_used
  60. _irq: .word irq
  61. _fiq: .word fiq
  62. _pad: .word 0x12345678 /* now 16*4=64 */
  63. #endif /* CONFIG_SPL_BUILD */
  64. .global _end_vect
  65. _end_vect:
  66. .balignl 16,0xdeadbeef
  67. /*************************************************************************
  68. *
  69. * Startup Code (reset vector)
  70. *
  71. * do important init only if we don't start from memory!
  72. * setup Memory and board specific bits prior to relocation.
  73. * relocate armboot to ram
  74. * setup stack
  75. *
  76. *************************************************************************/
  77. .globl _TEXT_BASE
  78. _TEXT_BASE:
  79. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  80. .word CONFIG_SPL_TEXT_BASE
  81. #else
  82. .word CONFIG_SYS_TEXT_BASE
  83. #endif
  84. /*
  85. * These are defined in the board-specific linker script.
  86. */
  87. .globl _bss_start_ofs
  88. _bss_start_ofs:
  89. .word __bss_start - _start
  90. .global _image_copy_end_ofs
  91. _image_copy_end_ofs:
  92. .word __image_copy_end - _start
  93. .globl _bss_end_ofs
  94. _bss_end_ofs:
  95. .word __bss_end - _start
  96. .globl _end_ofs
  97. _end_ofs:
  98. .word _end - _start
  99. #ifdef CONFIG_USE_IRQ
  100. /* IRQ stack memory (calculated at run-time) */
  101. .globl IRQ_STACK_START
  102. IRQ_STACK_START:
  103. .word 0x0badc0de
  104. /* IRQ stack memory (calculated at run-time) */
  105. .globl FIQ_STACK_START
  106. FIQ_STACK_START:
  107. .word 0x0badc0de
  108. #endif
  109. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  110. .globl IRQ_STACK_START_IN
  111. IRQ_STACK_START_IN:
  112. .word 0x0badc0de
  113. /*
  114. * the actual reset code
  115. */
  116. reset:
  117. bl save_boot_params
  118. /*
  119. * set the cpu to SVC32 mode
  120. */
  121. mrs r0, cpsr
  122. bic r0, r0, #0x1f
  123. orr r0, r0, #0xd3
  124. msr cpsr,r0
  125. /*
  126. * Setup vector:
  127. * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
  128. * Continue to use ROM code vector only in OMAP4 spl)
  129. */
  130. #if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
  131. /* Set V=0 in CP15 SCTRL register - for VBAR to point to vector */
  132. mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTRL Register
  133. bic r0, #CR_V @ V = 0
  134. mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTRL Register
  135. /* Set vector address in CP15 VBAR register */
  136. ldr r0, =_start
  137. mcr p15, 0, r0, c12, c0, 0 @Set VBAR
  138. #endif
  139. /* the mask ROM code should have PLL and others stable */
  140. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  141. bl cpu_init_cp15
  142. bl cpu_init_crit
  143. #endif
  144. bl _main
  145. /*------------------------------------------------------------------------------*/
  146. #ifndef CONFIG_SPL_BUILD
  147. /*
  148. * void relocate_code (addr_sp, gd, addr_moni)
  149. *
  150. * This function relocates the monitor code.
  151. */
  152. ENTRY(relocate_code)
  153. mov r4, r0 /* save addr_sp */
  154. mov r5, r1 /* save addr of gd */
  155. mov r6, r2 /* save addr of destination */
  156. adr r0, _start
  157. cmp r0, r6
  158. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  159. beq relocate_done /* skip relocation */
  160. mov r1, r6 /* r1 <- scratch for copy_loop */
  161. ldr r3, _image_copy_end_ofs
  162. add r2, r0, r3 /* r2 <- source end address */
  163. copy_loop:
  164. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  165. stmia r1!, {r9-r10} /* copy to target address [r1] */
  166. cmp r0, r2 /* until source end address [r2] */
  167. blo copy_loop
  168. /*
  169. * fix .rel.dyn relocations
  170. */
  171. ldr r0, _TEXT_BASE /* r0 <- Text base */
  172. sub r9, r6, r0 /* r9 <- relocation offset */
  173. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  174. add r10, r10, r0 /* r10 <- sym table in FLASH */
  175. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  176. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  177. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  178. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  179. fixloop:
  180. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  181. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  182. ldr r1, [r2, #4]
  183. and r7, r1, #0xff
  184. cmp r7, #23 /* relative fixup? */
  185. beq fixrel
  186. cmp r7, #2 /* absolute fixup? */
  187. beq fixabs
  188. /* ignore unknown type of fixup */
  189. b fixnext
  190. fixabs:
  191. /* absolute fix: set location to (offset) symbol value */
  192. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  193. add r1, r10, r1 /* r1 <- address of symbol in table */
  194. ldr r1, [r1, #4] /* r1 <- symbol value */
  195. add r1, r1, r9 /* r1 <- relocated sym addr */
  196. b fixnext
  197. fixrel:
  198. /* relative fix: increase location by offset */
  199. ldr r1, [r0]
  200. add r1, r1, r9
  201. fixnext:
  202. str r1, [r0]
  203. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  204. cmp r2, r3
  205. blo fixloop
  206. relocate_done:
  207. bx lr
  208. _rel_dyn_start_ofs:
  209. .word __rel_dyn_start - _start
  210. _rel_dyn_end_ofs:
  211. .word __rel_dyn_end - _start
  212. _dynsym_start_ofs:
  213. .word __dynsym_start - _start
  214. ENDPROC(relocate_code)
  215. #endif
  216. ENTRY(c_runtime_cpu_setup)
  217. /*
  218. * If I-cache is enabled invalidate it
  219. */
  220. #ifndef CONFIG_SYS_ICACHE_OFF
  221. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  222. mcr p15, 0, r0, c7, c10, 4 @ DSB
  223. mcr p15, 0, r0, c7, c5, 4 @ ISB
  224. #endif
  225. /*
  226. * Move vector table
  227. */
  228. #if !defined(CONFIG_TEGRA)
  229. /* Set vector address in CP15 VBAR register */
  230. ldr r0, =_start
  231. mcr p15, 0, r0, c12, c0, 0 @Set VBAR
  232. #endif /* !Tegra */
  233. bx lr
  234. ENDPROC(c_runtime_cpu_setup)
  235. /*************************************************************************
  236. *
  237. * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
  238. * __attribute__((weak));
  239. *
  240. * Stack pointer is not yet initialized at this moment
  241. * Don't save anything to stack even if compiled with -O0
  242. *
  243. *************************************************************************/
  244. ENTRY(save_boot_params)
  245. bx lr @ back to my caller
  246. ENDPROC(save_boot_params)
  247. .weak save_boot_params
  248. /*************************************************************************
  249. *
  250. * cpu_init_cp15
  251. *
  252. * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
  253. * CONFIG_SYS_ICACHE_OFF is defined.
  254. *
  255. *************************************************************************/
  256. ENTRY(cpu_init_cp15)
  257. /*
  258. * Invalidate L1 I/D
  259. */
  260. mov r0, #0 @ set up for MCR
  261. mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
  262. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  263. mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
  264. mcr p15, 0, r0, c7, c10, 4 @ DSB
  265. mcr p15, 0, r0, c7, c5, 4 @ ISB
  266. /*
  267. * disable MMU stuff and caches
  268. */
  269. mrc p15, 0, r0, c1, c0, 0
  270. bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
  271. bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
  272. orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
  273. orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
  274. #ifdef CONFIG_SYS_ICACHE_OFF
  275. bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
  276. #else
  277. orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
  278. #endif
  279. mcr p15, 0, r0, c1, c0, 0
  280. #ifdef CONFIG_ARM_ERRATA_716044
  281. mrc p15, 0, r0, c1, c0, 0 @ read system control register
  282. orr r0, r0, #1 << 11 @ set bit #11
  283. mcr p15, 0, r0, c1, c0, 0 @ write system control register
  284. #endif
  285. #ifdef CONFIG_ARM_ERRATA_742230
  286. mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
  287. orr r0, r0, #1 << 4 @ set bit #4
  288. mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
  289. #endif
  290. #ifdef CONFIG_ARM_ERRATA_743622
  291. mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
  292. orr r0, r0, #1 << 6 @ set bit #6
  293. mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
  294. #endif
  295. #ifdef CONFIG_ARM_ERRATA_751472
  296. mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
  297. orr r0, r0, #1 << 11 @ set bit #11
  298. mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
  299. #endif
  300. mov pc, lr @ back to my caller
  301. ENDPROC(cpu_init_cp15)
  302. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  303. /*************************************************************************
  304. *
  305. * CPU_init_critical registers
  306. *
  307. * setup important registers
  308. * setup memory timing
  309. *
  310. *************************************************************************/
  311. ENTRY(cpu_init_crit)
  312. /*
  313. * Jump to board specific initialization...
  314. * The Mask ROM will have already initialized
  315. * basic memory. Go here to bump up clock rate and handle
  316. * wake up conditions.
  317. */
  318. b lowlevel_init @ go setup pll,mux,memory
  319. ENDPROC(cpu_init_crit)
  320. #endif
  321. #ifndef CONFIG_SPL_BUILD
  322. /*
  323. *************************************************************************
  324. *
  325. * Interrupt handling
  326. *
  327. *************************************************************************
  328. */
  329. @
  330. @ IRQ stack frame.
  331. @
  332. #define S_FRAME_SIZE 72
  333. #define S_OLD_R0 68
  334. #define S_PSR 64
  335. #define S_PC 60
  336. #define S_LR 56
  337. #define S_SP 52
  338. #define S_IP 48
  339. #define S_FP 44
  340. #define S_R10 40
  341. #define S_R9 36
  342. #define S_R8 32
  343. #define S_R7 28
  344. #define S_R6 24
  345. #define S_R5 20
  346. #define S_R4 16
  347. #define S_R3 12
  348. #define S_R2 8
  349. #define S_R1 4
  350. #define S_R0 0
  351. #define MODE_SVC 0x13
  352. #define I_BIT 0x80
  353. /*
  354. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  355. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  356. */
  357. .macro bad_save_user_regs
  358. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
  359. @ user stack
  360. stmia sp, {r0 - r12} @ Save user registers (now in
  361. @ svc mode) r0-r12
  362. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
  363. @ stack
  364. ldmia r2, {r2 - r3} @ get values for "aborted" pc
  365. @ and cpsr (into parm regs)
  366. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  367. add r5, sp, #S_SP
  368. mov r1, lr
  369. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  370. mov r0, sp @ save current stack into r0
  371. @ (param register)
  372. .endm
  373. .macro irq_save_user_regs
  374. sub sp, sp, #S_FRAME_SIZE
  375. stmia sp, {r0 - r12} @ Calling r0-r12
  376. add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
  377. @ a reserved stack spot would
  378. @ be good.
  379. stmdb r8, {sp, lr}^ @ Calling SP, LR
  380. str lr, [r8, #0] @ Save calling PC
  381. mrs r6, spsr
  382. str r6, [r8, #4] @ Save CPSR
  383. str r0, [r8, #8] @ Save OLD_R0
  384. mov r0, sp
  385. .endm
  386. .macro irq_restore_user_regs
  387. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  388. mov r0, r0
  389. ldr lr, [sp, #S_PC] @ Get PC
  390. add sp, sp, #S_FRAME_SIZE
  391. subs pc, lr, #4 @ return & move spsr_svc into
  392. @ cpsr
  393. .endm
  394. .macro get_bad_stack
  395. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
  396. @ in banked mode)
  397. str lr, [r13] @ save caller lr in position 0
  398. @ of saved stack
  399. mrs lr, spsr @ get the spsr
  400. str lr, [r13, #4] @ save spsr in position 1 of
  401. @ saved stack
  402. mov r13, #MODE_SVC @ prepare SVC-Mode
  403. @ msr spsr_c, r13
  404. msr spsr, r13 @ switch modes, make sure
  405. @ moves will execute
  406. mov lr, pc @ capture return pc
  407. movs pc, lr @ jump to next instruction &
  408. @ switch modes.
  409. .endm
  410. .macro get_bad_stack_swi
  411. sub r13, r13, #4 @ space on current stack for
  412. @ scratch reg.
  413. str r0, [r13] @ save R0's value.
  414. ldr r0, IRQ_STACK_START_IN @ get data regions start
  415. @ spots for abort stack
  416. str lr, [r0] @ save caller lr in position 0
  417. @ of saved stack
  418. mrs r0, spsr @ get the spsr
  419. str lr, [r0, #4] @ save spsr in position 1 of
  420. @ saved stack
  421. ldr r0, [r13] @ restore r0
  422. add r13, r13, #4 @ pop stack entry
  423. .endm
  424. .macro get_irq_stack @ setup IRQ stack
  425. ldr sp, IRQ_STACK_START
  426. .endm
  427. .macro get_fiq_stack @ setup FIQ stack
  428. ldr sp, FIQ_STACK_START
  429. .endm
  430. /*
  431. * exception handlers
  432. */
  433. .align 5
  434. undefined_instruction:
  435. get_bad_stack
  436. bad_save_user_regs
  437. bl do_undefined_instruction
  438. .align 5
  439. software_interrupt:
  440. get_bad_stack_swi
  441. bad_save_user_regs
  442. bl do_software_interrupt
  443. .align 5
  444. prefetch_abort:
  445. get_bad_stack
  446. bad_save_user_regs
  447. bl do_prefetch_abort
  448. .align 5
  449. data_abort:
  450. get_bad_stack
  451. bad_save_user_regs
  452. bl do_data_abort
  453. .align 5
  454. not_used:
  455. get_bad_stack
  456. bad_save_user_regs
  457. bl do_not_used
  458. #ifdef CONFIG_USE_IRQ
  459. .align 5
  460. irq:
  461. get_irq_stack
  462. irq_save_user_regs
  463. bl do_irq
  464. irq_restore_user_regs
  465. .align 5
  466. fiq:
  467. get_fiq_stack
  468. /* someone ought to write a more effective fiq_save_user_regs */
  469. irq_save_user_regs
  470. bl do_fiq
  471. irq_restore_user_regs
  472. #else
  473. .align 5
  474. irq:
  475. get_bad_stack
  476. bad_save_user_regs
  477. bl do_irq
  478. .align 5
  479. fiq:
  480. get_bad_stack
  481. bad_save_user_regs
  482. bl do_fiq
  483. #endif /* CONFIG_USE_IRQ */
  484. #endif /* CONFIG_SPL_BUILD */