start.S 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. /*
  36. *************************************************************************
  37. *
  38. * Jump vector table
  39. *
  40. *************************************************************************
  41. */
  42. .globl _start
  43. _start:
  44. b reset
  45. ldr pc, _undefined_instruction
  46. ldr pc, _software_interrupt
  47. ldr pc, _prefetch_abort
  48. ldr pc, _data_abort
  49. ldr pc, _not_used
  50. ldr pc, _irq
  51. ldr pc, _fiq
  52. _undefined_instruction:
  53. .word undefined_instruction
  54. _software_interrupt:
  55. .word software_interrupt
  56. _prefetch_abort:
  57. .word prefetch_abort
  58. _data_abort:
  59. .word data_abort
  60. _not_used:
  61. .word not_used
  62. _irq:
  63. .word irq
  64. _fiq:
  65. .word fiq
  66. .balignl 16,0xdeadbeef
  67. /*
  68. *************************************************************************
  69. *
  70. * Startup Code (reset vector)
  71. *
  72. * do important init only if we don't start from memory!
  73. * setup memory and board specific bits prior to relocation.
  74. * relocate armboot to ram
  75. * setup stack
  76. *
  77. *************************************************************************
  78. */
  79. .globl _TEXT_BASE
  80. _TEXT_BASE:
  81. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  82. .word CONFIG_SPL_TEXT_BASE
  83. #else
  84. .word CONFIG_SYS_TEXT_BASE
  85. #endif
  86. /*
  87. * These are defined in the board-specific linker script.
  88. * Subtracting _start from them lets the linker put their
  89. * relative position in the executable instead of leaving
  90. * them null.
  91. */
  92. .globl _bss_start_ofs
  93. _bss_start_ofs:
  94. .word __bss_start - _start
  95. .globl _bss_end_ofs
  96. _bss_end_ofs:
  97. .word __bss_end - _start
  98. .globl _end_ofs
  99. _end_ofs:
  100. .word _end - _start
  101. #ifdef CONFIG_USE_IRQ
  102. /* IRQ stack memory (calculated at run-time) */
  103. .globl IRQ_STACK_START
  104. IRQ_STACK_START:
  105. .word 0x0badc0de
  106. /* IRQ stack memory (calculated at run-time) */
  107. .globl FIQ_STACK_START
  108. FIQ_STACK_START:
  109. .word 0x0badc0de
  110. #endif
  111. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  112. .globl IRQ_STACK_START_IN
  113. IRQ_STACK_START_IN:
  114. .word 0x0badc0de
  115. /*
  116. * the actual reset code
  117. */
  118. reset:
  119. /*
  120. * set the cpu to SVC32 mode
  121. */
  122. mrs r0,cpsr
  123. bic r0,r0,#0x1f
  124. orr r0,r0,#0xd3
  125. msr cpsr,r0
  126. /*
  127. * we do sys-critical inits only at reboot,
  128. * not when booting from ram!
  129. */
  130. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  131. bl cpu_init_crit
  132. #endif
  133. bl _main
  134. /*------------------------------------------------------------------------------*/
  135. /*
  136. * void relocate_code (addr_sp, gd, addr_moni)
  137. *
  138. * This function relocates the monitor code.
  139. */
  140. .globl relocate_code
  141. relocate_code:
  142. mov r4, r0 /* save addr_sp */
  143. mov r5, r1 /* save addr of gd */
  144. mov r6, r2 /* save addr of destination */
  145. adr r0, _start
  146. cmp r0, r6
  147. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  148. beq relocate_done /* skip relocation */
  149. mov r1, r6 /* r1 <- scratch for copy_loop */
  150. ldr r3, _bss_start_ofs
  151. add r2, r0, r3 /* r2 <- source end address */
  152. copy_loop:
  153. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  154. stmia r1!, {r9-r10} /* copy to target address [r1] */
  155. cmp r0, r2 /* until source end address [r2] */
  156. blo copy_loop
  157. #ifndef CONFIG_SPL_BUILD
  158. /*
  159. * fix .rel.dyn relocations
  160. */
  161. ldr r0, _TEXT_BASE /* r0 <- Text base */
  162. sub r9, r6, r0 /* r9 <- relocation offset */
  163. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  164. add r10, r10, r0 /* r10 <- sym table in FLASH */
  165. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  166. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  167. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  168. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  169. fixloop:
  170. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  171. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  172. ldr r1, [r2, #4]
  173. and r7, r1, #0xff
  174. cmp r7, #23 /* relative fixup? */
  175. beq fixrel
  176. cmp r7, #2 /* absolute fixup? */
  177. beq fixabs
  178. /* ignore unknown type of fixup */
  179. b fixnext
  180. fixabs:
  181. /* absolute fix: set location to (offset) symbol value */
  182. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  183. add r1, r10, r1 /* r1 <- address of symbol in table */
  184. ldr r1, [r1, #4] /* r1 <- symbol value */
  185. add r1, r1, r9 /* r1 <- relocated sym addr */
  186. b fixnext
  187. fixrel:
  188. /* relative fix: increase location by offset */
  189. ldr r1, [r0]
  190. add r1, r1, r9
  191. fixnext:
  192. str r1, [r0]
  193. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  194. cmp r2, r3
  195. blo fixloop
  196. #endif
  197. relocate_done:
  198. bx lr
  199. _rel_dyn_start_ofs:
  200. .word __rel_dyn_start - _start
  201. _rel_dyn_end_ofs:
  202. .word __rel_dyn_end - _start
  203. _dynsym_start_ofs:
  204. .word __dynsym_start - _start
  205. .globl c_runtime_cpu_setup
  206. c_runtime_cpu_setup:
  207. mov pc, lr
  208. /*
  209. *************************************************************************
  210. *
  211. * CPU_init_critical registers
  212. *
  213. * setup important registers
  214. * setup memory timing
  215. *
  216. *************************************************************************
  217. */
  218. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  219. cpu_init_crit:
  220. /* arm_int_generic assumes the ARM boot monitor, or user software,
  221. * has initialized the platform
  222. */
  223. mov pc, lr /* back to my caller */
  224. #endif
  225. /*
  226. *************************************************************************
  227. *
  228. * Interrupt handling
  229. *
  230. *************************************************************************
  231. */
  232. @
  233. @ IRQ stack frame.
  234. @
  235. #define S_FRAME_SIZE 72
  236. #define S_OLD_R0 68
  237. #define S_PSR 64
  238. #define S_PC 60
  239. #define S_LR 56
  240. #define S_SP 52
  241. #define S_IP 48
  242. #define S_FP 44
  243. #define S_R10 40
  244. #define S_R9 36
  245. #define S_R8 32
  246. #define S_R7 28
  247. #define S_R6 24
  248. #define S_R5 20
  249. #define S_R4 16
  250. #define S_R3 12
  251. #define S_R2 8
  252. #define S_R1 4
  253. #define S_R0 0
  254. #define MODE_SVC 0x13
  255. #define I_BIT 0x80
  256. /*
  257. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  258. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  259. */
  260. .macro bad_save_user_regs
  261. @ carve out a frame on current user stack
  262. sub sp, sp, #S_FRAME_SIZE
  263. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  264. ldr r2, IRQ_STACK_START_IN
  265. @ get values for "aborted" pc and cpsr (into parm regs)
  266. ldmia r2, {r2 - r3}
  267. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  268. add r5, sp, #S_SP
  269. mov r1, lr
  270. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  271. mov r0, sp @ save current stack into r0 (param register)
  272. .endm
  273. .macro irq_save_user_regs
  274. sub sp, sp, #S_FRAME_SIZE
  275. stmia sp, {r0 - r12} @ Calling r0-r12
  276. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  277. add r8, sp, #S_PC
  278. stmdb r8, {sp, lr}^ @ Calling SP, LR
  279. str lr, [r8, #0] @ Save calling PC
  280. mrs r6, spsr
  281. str r6, [r8, #4] @ Save CPSR
  282. str r0, [r8, #8] @ Save OLD_R0
  283. mov r0, sp
  284. .endm
  285. .macro irq_restore_user_regs
  286. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  287. mov r0, r0
  288. ldr lr, [sp, #S_PC] @ Get PC
  289. add sp, sp, #S_FRAME_SIZE
  290. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  291. .endm
  292. .macro get_bad_stack
  293. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  294. str lr, [r13] @ save caller lr in position 0 of saved stack
  295. mrs lr, spsr @ get the spsr
  296. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  297. mov r13, #MODE_SVC @ prepare SVC-Mode
  298. @ msr spsr_c, r13
  299. msr spsr, r13 @ switch modes, make sure moves will execute
  300. mov lr, pc @ capture return pc
  301. movs pc, lr @ jump to next instruction & switch modes.
  302. .endm
  303. .macro get_irq_stack @ setup IRQ stack
  304. ldr sp, IRQ_STACK_START
  305. .endm
  306. .macro get_fiq_stack @ setup FIQ stack
  307. ldr sp, FIQ_STACK_START
  308. .endm
  309. /*
  310. * exception handlers
  311. */
  312. .align 5
  313. .globl undefined_instruction
  314. undefined_instruction:
  315. get_bad_stack
  316. bad_save_user_regs
  317. bl do_undefined_instruction
  318. .align 5
  319. .globl software_interrupt
  320. software_interrupt:
  321. get_bad_stack
  322. bad_save_user_regs
  323. bl do_software_interrupt
  324. .align 5
  325. .globl prefetch_abort
  326. prefetch_abort:
  327. get_bad_stack
  328. bad_save_user_regs
  329. bl do_prefetch_abort
  330. .align 5
  331. .globl data_abort
  332. data_abort:
  333. get_bad_stack
  334. bad_save_user_regs
  335. bl do_data_abort
  336. .align 5
  337. .globl not_used
  338. not_used:
  339. get_bad_stack
  340. bad_save_user_regs
  341. bl do_not_used
  342. #ifdef CONFIG_USE_IRQ
  343. .align 5
  344. .globl irq
  345. irq:
  346. get_irq_stack
  347. irq_save_user_regs
  348. bl do_irq
  349. irq_restore_user_regs
  350. .align 5
  351. .globl fiq
  352. fiq:
  353. get_fiq_stack
  354. /* someone ought to write a more effiction fiq_save_user_regs */
  355. irq_save_user_regs
  356. bl do_fiq
  357. irq_restore_user_regs
  358. #else
  359. .align 5
  360. .globl irq
  361. irq:
  362. get_bad_stack
  363. bad_save_user_regs
  364. bl do_irq
  365. .align 5
  366. .globl fiq
  367. fiq:
  368. get_bad_stack
  369. bad_save_user_regs
  370. bl do_fiq
  371. #endif