start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. /*
  36. *************************************************************************
  37. *
  38. * Jump vector table as in table 3.1 in [1]
  39. *
  40. *************************************************************************
  41. */
  42. .globl _start
  43. _start: b reset
  44. ldr pc, _undefined_instruction
  45. ldr pc, _software_interrupt
  46. ldr pc, _prefetch_abort
  47. ldr pc, _data_abort
  48. ldr pc, _not_used
  49. ldr pc, _irq
  50. ldr pc, _fiq
  51. _undefined_instruction: .word undefined_instruction
  52. _software_interrupt: .word software_interrupt
  53. _prefetch_abort: .word prefetch_abort
  54. _data_abort: .word data_abort
  55. _not_used: .word not_used
  56. _irq: .word irq
  57. _fiq: .word fiq
  58. .balignl 16,0xdeadbeef
  59. /*
  60. *************************************************************************
  61. *
  62. * Startup Code (reset vector)
  63. *
  64. * do important init only if we don't start from memory!
  65. * setup Memory and board specific bits prior to relocation.
  66. * relocate armboot to ram
  67. * setup stack
  68. *
  69. *************************************************************************
  70. */
  71. .globl _TEXT_BASE
  72. _TEXT_BASE:
  73. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  74. .word CONFIG_SPL_TEXT_BASE
  75. #else
  76. .word CONFIG_SYS_TEXT_BASE
  77. #endif
  78. /*
  79. * These are defined in the board-specific linker script.
  80. * Subtracting _start from them lets the linker put their
  81. * relative position in the executable instead of leaving
  82. * them null.
  83. */
  84. .globl _bss_start_ofs
  85. _bss_start_ofs:
  86. .word __bss_start - _start
  87. .globl _bss_end_ofs
  88. _bss_end_ofs:
  89. .word __bss_end - _start
  90. .globl _end_ofs
  91. _end_ofs:
  92. .word _end - _start
  93. #ifdef CONFIG_USE_IRQ
  94. /* IRQ stack memory (calculated at run-time) */
  95. .globl IRQ_STACK_START
  96. IRQ_STACK_START:
  97. .word 0x0badc0de
  98. /* IRQ stack memory (calculated at run-time) */
  99. .globl FIQ_STACK_START
  100. FIQ_STACK_START:
  101. .word 0x0badc0de
  102. #endif
  103. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  104. .globl IRQ_STACK_START_IN
  105. IRQ_STACK_START_IN:
  106. .word 0x0badc0de
  107. /*
  108. * the actual reset code
  109. */
  110. reset:
  111. /*
  112. * set the cpu to SVC32 mode
  113. */
  114. mrs r0,cpsr
  115. bic r0,r0,#0x1f
  116. orr r0,r0,#0xd3
  117. msr cpsr,r0
  118. /*
  119. * Set up 925T mode
  120. */
  121. mov r1, #0x81 /* Set ARM925T configuration. */
  122. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  123. /*
  124. * turn off the watchdog, unlock/diable sequence
  125. */
  126. mov r1, #0xF5
  127. ldr r0, =WDTIM_MODE
  128. strh r1, [r0]
  129. mov r1, #0xA0
  130. strh r1, [r0]
  131. /*
  132. * mask all IRQs by setting all bits in the INTMR - default
  133. */
  134. mov r1, #0xffffffff
  135. ldr r0, =REG_IHL1_MIR
  136. str r1, [r0]
  137. ldr r0, =REG_IHL2_MIR
  138. str r1, [r0]
  139. /*
  140. * wait for dpll to lock
  141. */
  142. ldr r0, =CK_DPLL1
  143. mov r1, #0x10
  144. strh r1, [r0]
  145. poll1:
  146. ldrh r1, [r0]
  147. ands r1, r1, #0x01
  148. beq poll1
  149. /*
  150. * we do sys-critical inits only at reboot,
  151. * not when booting from ram!
  152. */
  153. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  154. bl cpu_init_crit
  155. #endif
  156. bl _main
  157. /*------------------------------------------------------------------------------*/
  158. /*
  159. * void relocate_code (addr_sp, gd, addr_moni)
  160. *
  161. * This function relocates the monitor code.
  162. */
  163. .globl relocate_code
  164. relocate_code:
  165. mov r4, r0 /* save addr_sp */
  166. mov r5, r1 /* save addr of gd */
  167. mov r6, r2 /* save addr of destination */
  168. adr r0, _start
  169. cmp r0, r6
  170. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  171. beq relocate_done /* skip relocation */
  172. mov r1, r6 /* r1 <- scratch for copy_loop */
  173. ldr r3, _bss_start_ofs
  174. add r2, r0, r3 /* r2 <- source end address */
  175. copy_loop:
  176. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  177. stmia r1!, {r9-r10} /* copy to target address [r1] */
  178. cmp r0, r2 /* until source end address [r2] */
  179. blo copy_loop
  180. #ifndef CONFIG_SPL_BUILD
  181. /*
  182. * fix .rel.dyn relocations
  183. */
  184. ldr r0, _TEXT_BASE /* r0 <- Text base */
  185. sub r9, r6, r0 /* r9 <- relocation offset */
  186. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  187. add r10, r10, r0 /* r10 <- sym table in FLASH */
  188. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  189. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  190. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  191. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  192. fixloop:
  193. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  194. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  195. ldr r1, [r2, #4]
  196. and r7, r1, #0xff
  197. cmp r7, #23 /* relative fixup? */
  198. beq fixrel
  199. cmp r7, #2 /* absolute fixup? */
  200. beq fixabs
  201. /* ignore unknown type of fixup */
  202. b fixnext
  203. fixabs:
  204. /* absolute fix: set location to (offset) symbol value */
  205. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  206. add r1, r10, r1 /* r1 <- address of symbol in table */
  207. ldr r1, [r1, #4] /* r1 <- symbol value */
  208. add r1, r1, r9 /* r1 <- relocated sym addr */
  209. b fixnext
  210. fixrel:
  211. /* relative fix: increase location by offset */
  212. ldr r1, [r0]
  213. add r1, r1, r9
  214. fixnext:
  215. str r1, [r0]
  216. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  217. cmp r2, r3
  218. blo fixloop
  219. #endif
  220. relocate_done:
  221. mov pc, lr
  222. _rel_dyn_start_ofs:
  223. .word __rel_dyn_start - _start
  224. _rel_dyn_end_ofs:
  225. .word __rel_dyn_end - _start
  226. _dynsym_start_ofs:
  227. .word __dynsym_start - _start
  228. .globl c_runtime_cpu_setup
  229. c_runtime_cpu_setup:
  230. mov pc, lr
  231. /*
  232. *************************************************************************
  233. *
  234. * CPU_init_critical registers
  235. *
  236. * setup important registers
  237. * setup memory timing
  238. *
  239. *************************************************************************
  240. */
  241. cpu_init_crit:
  242. /*
  243. * flush v4 I/D caches
  244. */
  245. mov r0, #0
  246. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  247. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  248. /*
  249. * disable MMU stuff and caches
  250. */
  251. mrc p15, 0, r0, c1, c0, 0
  252. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  253. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  254. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  255. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  256. mcr p15, 0, r0, c1, c0, 0
  257. /*
  258. * Go setup Memory and board specific bits prior to relocation.
  259. */
  260. mov ip, lr /* perserve link reg across call */
  261. bl lowlevel_init /* go setup pll,mux,memory */
  262. mov lr, ip /* restore link */
  263. mov pc, lr /* back to my caller */
  264. /*
  265. *************************************************************************
  266. *
  267. * Interrupt handling
  268. *
  269. *************************************************************************
  270. */
  271. @
  272. @ IRQ stack frame.
  273. @
  274. #define S_FRAME_SIZE 72
  275. #define S_OLD_R0 68
  276. #define S_PSR 64
  277. #define S_PC 60
  278. #define S_LR 56
  279. #define S_SP 52
  280. #define S_IP 48
  281. #define S_FP 44
  282. #define S_R10 40
  283. #define S_R9 36
  284. #define S_R8 32
  285. #define S_R7 28
  286. #define S_R6 24
  287. #define S_R5 20
  288. #define S_R4 16
  289. #define S_R3 12
  290. #define S_R2 8
  291. #define S_R1 4
  292. #define S_R0 0
  293. #define MODE_SVC 0x13
  294. #define I_BIT 0x80
  295. /*
  296. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  297. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  298. */
  299. .macro bad_save_user_regs
  300. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  301. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  302. ldr r2, IRQ_STACK_START_IN
  303. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  304. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  305. add r5, sp, #S_SP
  306. mov r1, lr
  307. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  308. mov r0, sp @ save current stack into r0 (param register)
  309. .endm
  310. .macro irq_save_user_regs
  311. sub sp, sp, #S_FRAME_SIZE
  312. stmia sp, {r0 - r12} @ Calling r0-r12
  313. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  314. stmdb r8, {sp, lr}^ @ Calling SP, LR
  315. str lr, [r8, #0] @ Save calling PC
  316. mrs r6, spsr
  317. str r6, [r8, #4] @ Save CPSR
  318. str r0, [r8, #8] @ Save OLD_R0
  319. mov r0, sp
  320. .endm
  321. .macro irq_restore_user_regs
  322. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  323. mov r0, r0
  324. ldr lr, [sp, #S_PC] @ Get PC
  325. add sp, sp, #S_FRAME_SIZE
  326. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  327. .endm
  328. .macro get_bad_stack
  329. ldr r13, IRQ_STACK_START_IN
  330. str lr, [r13] @ save caller lr in position 0 of saved stack
  331. mrs lr, spsr @ get the spsr
  332. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  333. mov r13, #MODE_SVC @ prepare SVC-Mode
  334. @ msr spsr_c, r13
  335. msr spsr, r13 @ switch modes, make sure moves will execute
  336. mov lr, pc @ capture return pc
  337. movs pc, lr @ jump to next instruction & switch modes.
  338. .endm
  339. .macro get_irq_stack @ setup IRQ stack
  340. ldr sp, IRQ_STACK_START
  341. .endm
  342. .macro get_fiq_stack @ setup FIQ stack
  343. ldr sp, FIQ_STACK_START
  344. .endm
  345. /*
  346. * exception handlers
  347. */
  348. .align 5
  349. undefined_instruction:
  350. get_bad_stack
  351. bad_save_user_regs
  352. bl do_undefined_instruction
  353. .align 5
  354. software_interrupt:
  355. get_bad_stack
  356. bad_save_user_regs
  357. bl do_software_interrupt
  358. .align 5
  359. prefetch_abort:
  360. get_bad_stack
  361. bad_save_user_regs
  362. bl do_prefetch_abort
  363. .align 5
  364. data_abort:
  365. get_bad_stack
  366. bad_save_user_regs
  367. bl do_data_abort
  368. .align 5
  369. not_used:
  370. get_bad_stack
  371. bad_save_user_regs
  372. bl do_not_used
  373. #ifdef CONFIG_USE_IRQ
  374. .align 5
  375. irq:
  376. get_irq_stack
  377. irq_save_user_regs
  378. bl do_irq
  379. irq_restore_user_regs
  380. .align 5
  381. fiq:
  382. get_fiq_stack
  383. /* someone ought to write a more effiction fiq_save_user_regs */
  384. irq_save_user_regs
  385. bl do_fiq
  386. irq_restore_user_regs
  387. #else
  388. .align 5
  389. irq:
  390. get_bad_stack
  391. bad_save_user_regs
  392. bl do_irq
  393. .align 5
  394. fiq:
  395. get_bad_stack
  396. bad_save_user_regs
  397. bl do_fiq
  398. #endif
  399. .align 5
  400. .globl reset_cpu
  401. reset_cpu:
  402. ldr r1, rstctl1 /* get clkm1 reset ctl */
  403. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  404. strh r3, [r1] /* force reset */
  405. mov r0, r0
  406. _loop_forever:
  407. b _loop_forever
  408. rstctl1:
  409. .word 0xfffece10