start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <asm-offsets.h>
  27. #include <common.h>
  28. #include <config.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b start_code
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (called from the ARM reset exception vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. .globl _TEXT_BASE
  66. _TEXT_BASE:
  67. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  68. .word CONFIG_SPL_TEXT_BASE
  69. #else
  70. .word CONFIG_SYS_TEXT_BASE
  71. #endif
  72. /*
  73. * These are defined in the board-specific linker script.
  74. * Subtracting _start from them lets the linker put their
  75. * relative position in the executable instead of leaving
  76. * them null.
  77. */
  78. .globl _bss_start_ofs
  79. _bss_start_ofs:
  80. .word __bss_start - _start
  81. .globl _bss_end_ofs
  82. _bss_end_ofs:
  83. .word __bss_end - _start
  84. .globl _end_ofs
  85. _end_ofs:
  86. .word _end - _start
  87. #ifdef CONFIG_USE_IRQ
  88. /* IRQ stack memory (calculated at run-time) */
  89. .globl IRQ_STACK_START
  90. IRQ_STACK_START:
  91. .word 0x0badc0de
  92. /* IRQ stack memory (calculated at run-time) */
  93. .globl FIQ_STACK_START
  94. FIQ_STACK_START:
  95. .word 0x0badc0de
  96. #endif
  97. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  98. .globl IRQ_STACK_START_IN
  99. IRQ_STACK_START_IN:
  100. .word 0x0badc0de
  101. /*
  102. * the actual start code
  103. */
  104. start_code:
  105. /*
  106. * set the cpu to SVC32 mode
  107. */
  108. mrs r0, cpsr
  109. bic r0, r0, #0x1f
  110. orr r0, r0, #0xd3
  111. msr cpsr, r0
  112. #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
  113. /*
  114. * relocate exception table
  115. */
  116. ldr r0, =_start
  117. ldr r1, =0x0
  118. mov r2, #16
  119. copyex:
  120. subs r2, r2, #1
  121. ldr r3, [r0], #4
  122. str r3, [r1], #4
  123. bne copyex
  124. #endif
  125. #ifdef CONFIG_S3C24X0
  126. /* turn off the watchdog */
  127. # if defined(CONFIG_S3C2400)
  128. # define pWTCON 0x15300000
  129. # define INTMSK 0x14400008 /* Interrupt-Controller base addresses */
  130. # define CLKDIVN 0x14800014 /* clock divisor register */
  131. #else
  132. # define pWTCON 0x53000000
  133. # define INTMSK 0x4A000008 /* Interrupt-Controller base addresses */
  134. # define INTSUBMSK 0x4A00001C
  135. # define CLKDIVN 0x4C000014 /* clock divisor register */
  136. # endif
  137. ldr r0, =pWTCON
  138. mov r1, #0x0
  139. str r1, [r0]
  140. /*
  141. * mask all IRQs by setting all bits in the INTMR - default
  142. */
  143. mov r1, #0xffffffff
  144. ldr r0, =INTMSK
  145. str r1, [r0]
  146. # if defined(CONFIG_S3C2410)
  147. ldr r1, =0x3ff
  148. ldr r0, =INTSUBMSK
  149. str r1, [r0]
  150. # endif
  151. /* FCLK:HCLK:PCLK = 1:2:4 */
  152. /* default FCLK is 120 MHz ! */
  153. ldr r0, =CLKDIVN
  154. mov r1, #3
  155. str r1, [r0]
  156. #endif /* CONFIG_S3C24X0 */
  157. /*
  158. * we do sys-critical inits only at reboot,
  159. * not when booting from ram!
  160. */
  161. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  162. bl cpu_init_crit
  163. #endif
  164. bl _main
  165. /*------------------------------------------------------------------------------*/
  166. /*
  167. * void relocate_code (addr_sp, gd, addr_moni)
  168. *
  169. * This function relocates the monitor code.
  170. */
  171. .globl relocate_code
  172. relocate_code:
  173. mov r4, r0 /* save addr_sp */
  174. mov r5, r1 /* save addr of gd */
  175. mov r6, r2 /* save addr of destination */
  176. adr r0, _start
  177. cmp r0, r6
  178. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  179. beq relocate_done /* skip relocation */
  180. mov r1, r6 /* r1 <- scratch for copy_loop */
  181. ldr r3, _bss_start_ofs
  182. add r2, r0, r3 /* r2 <- source end address */
  183. copy_loop:
  184. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  185. stmia r1!, {r9-r10} /* copy to target address [r1] */
  186. cmp r0, r2 /* until source end address [r2] */
  187. blo copy_loop
  188. #ifndef CONFIG_SPL_BUILD
  189. /*
  190. * fix .rel.dyn relocations
  191. */
  192. ldr r0, _TEXT_BASE /* r0 <- Text base */
  193. sub r9, r6, r0 /* r9 <- relocation offset */
  194. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  195. add r10, r10, r0 /* r10 <- sym table in FLASH */
  196. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  197. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  198. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  199. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  200. fixloop:
  201. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  202. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  203. ldr r1, [r2, #4]
  204. and r7, r1, #0xff
  205. cmp r7, #23 /* relative fixup? */
  206. beq fixrel
  207. cmp r7, #2 /* absolute fixup? */
  208. beq fixabs
  209. /* ignore unknown type of fixup */
  210. b fixnext
  211. fixabs:
  212. /* absolute fix: set location to (offset) symbol value */
  213. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  214. add r1, r10, r1 /* r1 <- address of symbol in table */
  215. ldr r1, [r1, #4] /* r1 <- symbol value */
  216. add r1, r1, r9 /* r1 <- relocated sym addr */
  217. b fixnext
  218. fixrel:
  219. /* relative fix: increase location by offset */
  220. ldr r1, [r0]
  221. add r1, r1, r9
  222. fixnext:
  223. str r1, [r0]
  224. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  225. cmp r2, r3
  226. blo fixloop
  227. #endif
  228. relocate_done:
  229. mov pc, lr
  230. _rel_dyn_start_ofs:
  231. .word __rel_dyn_start - _start
  232. _rel_dyn_end_ofs:
  233. .word __rel_dyn_end - _start
  234. _dynsym_start_ofs:
  235. .word __dynsym_start - _start
  236. .globl c_runtime_cpu_setup
  237. c_runtime_cpu_setup:
  238. mov pc, lr
  239. /*
  240. *************************************************************************
  241. *
  242. * CPU_init_critical registers
  243. *
  244. * setup important registers
  245. * setup memory timing
  246. *
  247. *************************************************************************
  248. */
  249. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  250. cpu_init_crit:
  251. /*
  252. * flush v4 I/D caches
  253. */
  254. mov r0, #0
  255. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  256. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  257. /*
  258. * disable MMU stuff and caches
  259. */
  260. mrc p15, 0, r0, c1, c0, 0
  261. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  262. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  263. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  264. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  265. mcr p15, 0, r0, c1, c0, 0
  266. /*
  267. * before relocating, we have to setup RAM timing
  268. * because memory timing is board-dependend, you will
  269. * find a lowlevel_init.S in your board directory.
  270. */
  271. mov ip, lr
  272. bl lowlevel_init
  273. mov lr, ip
  274. mov pc, lr
  275. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  276. /*
  277. *************************************************************************
  278. *
  279. * Interrupt handling
  280. *
  281. *************************************************************************
  282. */
  283. @
  284. @ IRQ stack frame.
  285. @
  286. #define S_FRAME_SIZE 72
  287. #define S_OLD_R0 68
  288. #define S_PSR 64
  289. #define S_PC 60
  290. #define S_LR 56
  291. #define S_SP 52
  292. #define S_IP 48
  293. #define S_FP 44
  294. #define S_R10 40
  295. #define S_R9 36
  296. #define S_R8 32
  297. #define S_R7 28
  298. #define S_R6 24
  299. #define S_R5 20
  300. #define S_R4 16
  301. #define S_R3 12
  302. #define S_R2 8
  303. #define S_R1 4
  304. #define S_R0 0
  305. #define MODE_SVC 0x13
  306. #define I_BIT 0x80
  307. /*
  308. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  309. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  310. */
  311. .macro bad_save_user_regs
  312. sub sp, sp, #S_FRAME_SIZE
  313. stmia sp, {r0 - r12} @ Calling r0-r12
  314. ldr r2, IRQ_STACK_START_IN
  315. ldmia r2, {r2 - r3} @ get pc, cpsr
  316. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  317. add r5, sp, #S_SP
  318. mov r1, lr
  319. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  320. mov r0, sp
  321. .endm
  322. .macro irq_save_user_regs
  323. sub sp, sp, #S_FRAME_SIZE
  324. stmia sp, {r0 - r12} @ Calling r0-r12
  325. add r7, sp, #S_PC
  326. stmdb r7, {sp, lr}^ @ Calling SP, LR
  327. str lr, [r7, #0] @ Save calling PC
  328. mrs r6, spsr
  329. str r6, [r7, #4] @ Save CPSR
  330. str r0, [r7, #8] @ Save OLD_R0
  331. mov r0, sp
  332. .endm
  333. .macro irq_restore_user_regs
  334. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  335. mov r0, r0
  336. ldr lr, [sp, #S_PC] @ Get PC
  337. add sp, sp, #S_FRAME_SIZE
  338. /* return & move spsr_svc into cpsr */
  339. subs pc, lr, #4
  340. .endm
  341. .macro get_bad_stack
  342. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  343. str lr, [r13] @ save caller lr / spsr
  344. mrs lr, spsr
  345. str lr, [r13, #4]
  346. mov r13, #MODE_SVC @ prepare SVC-Mode
  347. @ msr spsr_c, r13
  348. msr spsr, r13
  349. mov lr, pc
  350. movs pc, lr
  351. .endm
  352. .macro get_irq_stack @ setup IRQ stack
  353. ldr sp, IRQ_STACK_START
  354. .endm
  355. .macro get_fiq_stack @ setup FIQ stack
  356. ldr sp, FIQ_STACK_START
  357. .endm
  358. /*
  359. * exception handlers
  360. */
  361. .align 5
  362. undefined_instruction:
  363. get_bad_stack
  364. bad_save_user_regs
  365. bl do_undefined_instruction
  366. .align 5
  367. software_interrupt:
  368. get_bad_stack
  369. bad_save_user_regs
  370. bl do_software_interrupt
  371. .align 5
  372. prefetch_abort:
  373. get_bad_stack
  374. bad_save_user_regs
  375. bl do_prefetch_abort
  376. .align 5
  377. data_abort:
  378. get_bad_stack
  379. bad_save_user_regs
  380. bl do_data_abort
  381. .align 5
  382. not_used:
  383. get_bad_stack
  384. bad_save_user_regs
  385. bl do_not_used
  386. #ifdef CONFIG_USE_IRQ
  387. .align 5
  388. irq:
  389. get_irq_stack
  390. irq_save_user_regs
  391. bl do_irq
  392. irq_restore_user_regs
  393. .align 5
  394. fiq:
  395. get_fiq_stack
  396. /* someone ought to write a more effiction fiq_save_user_regs */
  397. irq_save_user_regs
  398. bl do_fiq
  399. irq_restore_user_regs
  400. #else
  401. .align 5
  402. irq:
  403. get_bad_stack
  404. bad_save_user_regs
  405. bl do_irq
  406. .align 5
  407. fiq:
  408. get_bad_stack
  409. bad_save_user_regs
  410. bl do_fiq
  411. #endif