mxs_i2c.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * Freescale i.MX28 I2C Driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Partly based on Linux kernel i2c-mxs.c driver:
  8. * Copyright (C) 2011 Wolfram Sang, Pengutronix e.K.
  9. *
  10. * Which was based on a (non-working) driver which was:
  11. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. #include <common.h>
  16. #include <malloc.h>
  17. #include <i2c.h>
  18. #include <asm/errno.h>
  19. #include <asm/io.h>
  20. #include <asm/arch/clock.h>
  21. #include <asm/arch/imx-regs.h>
  22. #include <asm/arch/sys_proto.h>
  23. #define MXS_I2C_MAX_TIMEOUT 1000000
  24. static struct mxs_i2c_regs *mxs_i2c_get_base(struct i2c_adapter *adap)
  25. {
  26. return (struct mxs_i2c_regs *)MXS_I2C0_BASE;
  27. }
  28. static void mxs_i2c_reset(void)
  29. {
  30. struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(NULL);
  31. int ret;
  32. int speed = i2c_get_bus_speed();
  33. ret = mxs_reset_block(&i2c_regs->hw_i2c_ctrl0_reg);
  34. if (ret) {
  35. debug("MXS I2C: Block reset timeout\n");
  36. return;
  37. }
  38. writel(I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | I2C_CTRL1_NO_SLAVE_ACK_IRQ |
  39. I2C_CTRL1_EARLY_TERM_IRQ | I2C_CTRL1_MASTER_LOSS_IRQ |
  40. I2C_CTRL1_SLAVE_STOP_IRQ | I2C_CTRL1_SLAVE_IRQ,
  41. &i2c_regs->hw_i2c_ctrl1_clr);
  42. writel(I2C_QUEUECTRL_PIO_QUEUE_MODE, &i2c_regs->hw_i2c_queuectrl_set);
  43. i2c_set_bus_speed(speed);
  44. }
  45. static void mxs_i2c_setup_read(uint8_t chip, int len)
  46. {
  47. struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(NULL);
  48. writel(I2C_QUEUECMD_RETAIN_CLOCK | I2C_QUEUECMD_PRE_SEND_START |
  49. I2C_QUEUECMD_MASTER_MODE | I2C_QUEUECMD_DIRECTION |
  50. (1 << I2C_QUEUECMD_XFER_COUNT_OFFSET),
  51. &i2c_regs->hw_i2c_queuecmd);
  52. writel((chip << 1) | 1, &i2c_regs->hw_i2c_data);
  53. writel(I2C_QUEUECMD_SEND_NAK_ON_LAST | I2C_QUEUECMD_MASTER_MODE |
  54. (len << I2C_QUEUECMD_XFER_COUNT_OFFSET) |
  55. I2C_QUEUECMD_POST_SEND_STOP, &i2c_regs->hw_i2c_queuecmd);
  56. writel(I2C_QUEUECTRL_QUEUE_RUN, &i2c_regs->hw_i2c_queuectrl_set);
  57. }
  58. static int mxs_i2c_write(uchar chip, uint addr, int alen,
  59. uchar *buf, int blen, int stop)
  60. {
  61. struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(NULL);
  62. uint32_t data, tmp;
  63. int i, remain, off;
  64. int timeout = MXS_I2C_MAX_TIMEOUT;
  65. if ((alen > 4) || (alen == 0)) {
  66. debug("MXS I2C: Invalid address length\n");
  67. return -EINVAL;
  68. }
  69. if (stop)
  70. stop = I2C_QUEUECMD_POST_SEND_STOP;
  71. writel(I2C_QUEUECMD_PRE_SEND_START |
  72. I2C_QUEUECMD_MASTER_MODE | I2C_QUEUECMD_DIRECTION |
  73. ((blen + alen + 1) << I2C_QUEUECMD_XFER_COUNT_OFFSET) | stop,
  74. &i2c_regs->hw_i2c_queuecmd);
  75. data = (chip << 1) << 24;
  76. for (i = 0; i < alen; i++) {
  77. data >>= 8;
  78. data |= ((char *)&addr)[alen - i - 1] << 24;
  79. if ((i & 3) == 2)
  80. writel(data, &i2c_regs->hw_i2c_data);
  81. }
  82. off = i;
  83. for (; i < off + blen; i++) {
  84. data >>= 8;
  85. data |= buf[i - off] << 24;
  86. if ((i & 3) == 2)
  87. writel(data, &i2c_regs->hw_i2c_data);
  88. }
  89. remain = 24 - ((i & 3) * 8);
  90. if (remain)
  91. writel(data >> remain, &i2c_regs->hw_i2c_data);
  92. writel(I2C_QUEUECTRL_QUEUE_RUN, &i2c_regs->hw_i2c_queuectrl_set);
  93. while (--timeout) {
  94. tmp = readl(&i2c_regs->hw_i2c_queuestat);
  95. if (tmp & I2C_QUEUESTAT_WR_QUEUE_EMPTY)
  96. break;
  97. }
  98. if (!timeout) {
  99. debug("MXS I2C: Failed transmitting data!\n");
  100. return -EINVAL;
  101. }
  102. return 0;
  103. }
  104. static int mxs_i2c_wait_for_ack(void)
  105. {
  106. struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(NULL);
  107. uint32_t tmp;
  108. int timeout = MXS_I2C_MAX_TIMEOUT;
  109. for (;;) {
  110. tmp = readl(&i2c_regs->hw_i2c_ctrl1);
  111. if (tmp & I2C_CTRL1_NO_SLAVE_ACK_IRQ) {
  112. debug("MXS I2C: No slave ACK\n");
  113. goto err;
  114. }
  115. if (tmp & (
  116. I2C_CTRL1_EARLY_TERM_IRQ | I2C_CTRL1_MASTER_LOSS_IRQ |
  117. I2C_CTRL1_SLAVE_STOP_IRQ | I2C_CTRL1_SLAVE_IRQ)) {
  118. debug("MXS I2C: Error (CTRL1 = %08x)\n", tmp);
  119. goto err;
  120. }
  121. if (tmp & I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ)
  122. break;
  123. if (!timeout--) {
  124. debug("MXS I2C: Operation timed out\n");
  125. goto err;
  126. }
  127. udelay(1);
  128. }
  129. return 0;
  130. err:
  131. mxs_i2c_reset();
  132. return 1;
  133. }
  134. int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
  135. {
  136. struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(NULL);
  137. uint32_t tmp = 0;
  138. int timeout = MXS_I2C_MAX_TIMEOUT;
  139. int ret;
  140. int i;
  141. ret = mxs_i2c_write(chip, addr, alen, NULL, 0, 0);
  142. if (ret) {
  143. debug("MXS I2C: Failed writing address\n");
  144. return ret;
  145. }
  146. ret = mxs_i2c_wait_for_ack();
  147. if (ret) {
  148. debug("MXS I2C: Failed writing address\n");
  149. return ret;
  150. }
  151. mxs_i2c_setup_read(chip, len);
  152. ret = mxs_i2c_wait_for_ack();
  153. if (ret) {
  154. debug("MXS I2C: Failed reading address\n");
  155. return ret;
  156. }
  157. for (i = 0; i < len; i++) {
  158. if (!(i & 3)) {
  159. while (--timeout) {
  160. tmp = readl(&i2c_regs->hw_i2c_queuestat);
  161. if (!(tmp & I2C_QUEUESTAT_RD_QUEUE_EMPTY))
  162. break;
  163. }
  164. if (!timeout) {
  165. debug("MXS I2C: Failed receiving data!\n");
  166. return -ETIMEDOUT;
  167. }
  168. tmp = readl(&i2c_regs->hw_i2c_queuedata);
  169. }
  170. buffer[i] = tmp & 0xff;
  171. tmp >>= 8;
  172. }
  173. return 0;
  174. }
  175. int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
  176. {
  177. int ret;
  178. ret = mxs_i2c_write(chip, addr, alen, buffer, len, 1);
  179. if (ret) {
  180. debug("MXS I2C: Failed writing address\n");
  181. return ret;
  182. }
  183. ret = mxs_i2c_wait_for_ack();
  184. if (ret)
  185. debug("MXS I2C: Failed writing address\n");
  186. return ret;
  187. }
  188. int i2c_probe(uchar chip)
  189. {
  190. int ret;
  191. ret = mxs_i2c_write(chip, 0, 1, NULL, 0, 1);
  192. if (!ret)
  193. ret = mxs_i2c_wait_for_ack();
  194. mxs_i2c_reset();
  195. return ret;
  196. }
  197. int i2c_set_bus_speed(unsigned int speed)
  198. {
  199. struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(NULL);
  200. /*
  201. * The timing derivation algorithm. There is no documentation for this
  202. * algorithm available, it was derived by using the scope and fiddling
  203. * with constants until the result observed on the scope was good enough
  204. * for 20kHz, 50kHz, 100kHz, 200kHz, 300kHz and 400kHz. It should be
  205. * possible to assume the algorithm works for other frequencies as well.
  206. *
  207. * Note it was necessary to cap the frequency on both ends as it's not
  208. * possible to configure completely arbitrary frequency for the I2C bus
  209. * clock.
  210. */
  211. uint32_t clk = mxc_get_clock(MXC_XTAL_CLK);
  212. uint32_t base = ((clk / speed) - 38) / 2;
  213. uint16_t high_count = base + 3;
  214. uint16_t low_count = base - 3;
  215. uint16_t rcv_count = (high_count * 3) / 4;
  216. uint16_t xmit_count = low_count / 4;
  217. if (speed > 540000) {
  218. printf("MXS I2C: Speed too high (%d Hz)\n", speed);
  219. return -EINVAL;
  220. }
  221. if (speed < 12000) {
  222. printf("MXS I2C: Speed too low (%d Hz)\n", speed);
  223. return -EINVAL;
  224. }
  225. writel((high_count << 16) | rcv_count, &i2c_regs->hw_i2c_timing0);
  226. writel((low_count << 16) | xmit_count, &i2c_regs->hw_i2c_timing1);
  227. writel((0x0030 << I2C_TIMING2_BUS_FREE_OFFSET) |
  228. (0x0030 << I2C_TIMING2_LEADIN_COUNT_OFFSET),
  229. &i2c_regs->hw_i2c_timing2);
  230. return 0;
  231. }
  232. unsigned int i2c_get_bus_speed(void)
  233. {
  234. struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(NULL);
  235. uint32_t clk = mxc_get_clock(MXC_XTAL_CLK);
  236. uint32_t timing0;
  237. timing0 = readl(&i2c_regs->hw_i2c_timing0);
  238. /*
  239. * This is a reverse version of the algorithm presented in
  240. * i2c_set_bus_speed(). Please refer there for details.
  241. */
  242. return clk / ((((timing0 >> 16) - 3) * 2) + 38);
  243. }
  244. void i2c_init(int speed, int slaveadd)
  245. {
  246. mxs_i2c_reset();
  247. i2c_set_bus_speed(speed);
  248. return;
  249. }