xilinx_spi.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * Xilinx SPI driver
  3. *
  4. * Supports 8 bit SPI transfers only, with or w/o FIFO
  5. *
  6. * Based on bfin_spi.c, by way of altera_spi.c
  7. * Copyright (c) 2015 Jagan Teki <jteki@openedev.com>
  8. * Copyright (c) 2012 Stephan Linz <linz@li-pro.net>
  9. * Copyright (c) 2010 Graeme Smecher <graeme.smecher@mail.mcgill.ca>
  10. * Copyright (c) 2010 Thomas Chou <thomas@wytron.com.tw>
  11. * Copyright (c) 2005-2008 Analog Devices Inc.
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. #include <config.h>
  16. #include <common.h>
  17. #include <dm.h>
  18. #include <errno.h>
  19. #include <malloc.h>
  20. #include <spi.h>
  21. /*
  22. * [0]: http://www.xilinx.com/support/documentation
  23. *
  24. * Xilinx SPI Register Definitions
  25. * [1]: [0]/ip_documentation/xps_spi.pdf
  26. * page 8, Register Descriptions
  27. * [2]: [0]/ip_documentation/axi_spi_ds742.pdf
  28. * page 7, Register Overview Table
  29. */
  30. /* SPI Control Register (spicr), [1] p9, [2] p8 */
  31. #define SPICR_LSB_FIRST (1 << 9)
  32. #define SPICR_MASTER_INHIBIT (1 << 8)
  33. #define SPICR_MANUAL_SS (1 << 7)
  34. #define SPICR_RXFIFO_RESEST (1 << 6)
  35. #define SPICR_TXFIFO_RESEST (1 << 5)
  36. #define SPICR_CPHA (1 << 4)
  37. #define SPICR_CPOL (1 << 3)
  38. #define SPICR_MASTER_MODE (1 << 2)
  39. #define SPICR_SPE (1 << 1)
  40. #define SPICR_LOOP (1 << 0)
  41. /* SPI Status Register (spisr), [1] p11, [2] p10 */
  42. #define SPISR_SLAVE_MODE_SELECT (1 << 5)
  43. #define SPISR_MODF (1 << 4)
  44. #define SPISR_TX_FULL (1 << 3)
  45. #define SPISR_TX_EMPTY (1 << 2)
  46. #define SPISR_RX_FULL (1 << 1)
  47. #define SPISR_RX_EMPTY (1 << 0)
  48. /* SPI Data Transmit Register (spidtr), [1] p12, [2] p12 */
  49. #define SPIDTR_8BIT_MASK (0xff << 0)
  50. #define SPIDTR_16BIT_MASK (0xffff << 0)
  51. #define SPIDTR_32BIT_MASK (0xffffffff << 0)
  52. /* SPI Data Receive Register (spidrr), [1] p12, [2] p12 */
  53. #define SPIDRR_8BIT_MASK (0xff << 0)
  54. #define SPIDRR_16BIT_MASK (0xffff << 0)
  55. #define SPIDRR_32BIT_MASK (0xffffffff << 0)
  56. /* SPI Slave Select Register (spissr), [1] p13, [2] p13 */
  57. #define SPISSR_MASK(cs) (1 << (cs))
  58. #define SPISSR_ACT(cs) ~SPISSR_MASK(cs)
  59. #define SPISSR_OFF ~0UL
  60. /* SPI Software Reset Register (ssr) */
  61. #define SPISSR_RESET_VALUE 0x0a
  62. #define XILSPI_MAX_XFER_BITS 8
  63. #define XILSPI_SPICR_DFLT_ON (SPICR_MANUAL_SS | SPICR_MASTER_MODE | \
  64. SPICR_SPE)
  65. #define XILSPI_SPICR_DFLT_OFF (SPICR_MASTER_INHIBIT | SPICR_MANUAL_SS)
  66. #ifndef CONFIG_XILINX_SPI_IDLE_VAL
  67. #define CONFIG_XILINX_SPI_IDLE_VAL 0xff
  68. #endif
  69. #ifndef CONFIG_SYS_XILINX_SPI_LIST
  70. #define CONFIG_SYS_XILINX_SPI_LIST { CONFIG_SYS_SPI_BASE }
  71. #endif
  72. /* xilinx spi register set */
  73. struct xilinx_spi_regs {
  74. u32 __space0__[7];
  75. u32 dgier; /* Device Global Interrupt Enable Register (DGIER) */
  76. u32 ipisr; /* IP Interrupt Status Register (IPISR) */
  77. u32 __space1__;
  78. u32 ipier; /* IP Interrupt Enable Register (IPIER) */
  79. u32 __space2__[5];
  80. u32 srr; /* Softare Reset Register (SRR) */
  81. u32 __space3__[7];
  82. u32 spicr; /* SPI Control Register (SPICR) */
  83. u32 spisr; /* SPI Status Register (SPISR) */
  84. u32 spidtr; /* SPI Data Transmit Register (SPIDTR) */
  85. u32 spidrr; /* SPI Data Receive Register (SPIDRR) */
  86. u32 spissr; /* SPI Slave Select Register (SPISSR) */
  87. u32 spitfor; /* SPI Transmit FIFO Occupancy Register (SPITFOR) */
  88. u32 spirfor; /* SPI Receive FIFO Occupancy Register (SPIRFOR) */
  89. };
  90. /* xilinx spi priv */
  91. struct xilinx_spi_priv {
  92. struct xilinx_spi_regs *regs;
  93. unsigned int freq;
  94. unsigned int mode;
  95. };
  96. static unsigned long xilinx_spi_base_list[] = CONFIG_SYS_XILINX_SPI_LIST;
  97. static int xilinx_spi_probe(struct udevice *bus)
  98. {
  99. struct xilinx_spi_priv *priv = dev_get_priv(bus);
  100. struct xilinx_spi_regs *regs = priv->regs;
  101. priv->regs = (struct xilinx_spi_regs *)xilinx_spi_base_list[bus->seq];
  102. writel(SPISSR_RESET_VALUE, &regs->srr);
  103. return 0;
  104. }
  105. static void spi_cs_activate(struct udevice *dev, uint cs)
  106. {
  107. struct udevice *bus = dev_get_parent(dev);
  108. struct xilinx_spi_priv *priv = dev_get_priv(bus);
  109. struct xilinx_spi_regs *regs = priv->regs;
  110. writel(SPISSR_ACT(cs), &regs->spissr);
  111. }
  112. static void spi_cs_deactivate(struct udevice *dev)
  113. {
  114. struct udevice *bus = dev_get_parent(dev);
  115. struct xilinx_spi_priv *priv = dev_get_priv(bus);
  116. struct xilinx_spi_regs *regs = priv->regs;
  117. writel(SPISSR_OFF, &regs->spissr);
  118. }
  119. static int xilinx_spi_claim_bus(struct udevice *dev)
  120. {
  121. struct udevice *bus = dev_get_parent(dev);
  122. struct xilinx_spi_priv *priv = dev_get_priv(bus);
  123. struct xilinx_spi_regs *regs = priv->regs;
  124. writel(SPISSR_OFF, &regs->spissr);
  125. writel(XILSPI_SPICR_DFLT_ON, &regs->spicr);
  126. return 0;
  127. }
  128. static int xilinx_spi_release_bus(struct udevice *dev)
  129. {
  130. struct udevice *bus = dev_get_parent(dev);
  131. struct xilinx_spi_priv *priv = dev_get_priv(bus);
  132. struct xilinx_spi_regs *regs = priv->regs;
  133. writel(SPISSR_OFF, &regs->spissr);
  134. writel(XILSPI_SPICR_DFLT_OFF, &regs->spicr);
  135. return 0;
  136. }
  137. static int xilinx_spi_xfer(struct udevice *dev, unsigned int bitlen,
  138. const void *dout, void *din, unsigned long flags)
  139. {
  140. struct udevice *bus = dev_get_parent(dev);
  141. struct xilinx_spi_priv *priv = dev_get_priv(bus);
  142. struct xilinx_spi_regs *regs = priv->regs;
  143. struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
  144. /* assume spi core configured to do 8 bit transfers */
  145. unsigned int bytes = bitlen / XILSPI_MAX_XFER_BITS;
  146. const unsigned char *txp = dout;
  147. unsigned char *rxp = din;
  148. unsigned rxecount = 17; /* max. 16 elements in FIFO, leftover 1 */
  149. unsigned global_timeout;
  150. debug("spi_xfer: bus:%i cs:%i bitlen:%i bytes:%i flags:%lx\n",
  151. bus->seq, slave_plat->cs, bitlen, bytes, flags);
  152. if (bitlen == 0)
  153. goto done;
  154. if (bitlen % XILSPI_MAX_XFER_BITS) {
  155. printf("XILSPI warning: Not a multiple of %d bits\n",
  156. XILSPI_MAX_XFER_BITS);
  157. flags |= SPI_XFER_END;
  158. goto done;
  159. }
  160. /* empty read buffer */
  161. while (rxecount && !(readl(&regs->spisr) & SPISR_RX_EMPTY)) {
  162. readl(&regs->spidrr);
  163. rxecount--;
  164. }
  165. if (!rxecount) {
  166. printf("XILSPI error: Rx buffer not empty\n");
  167. return -1;
  168. }
  169. if (flags & SPI_XFER_BEGIN)
  170. spi_cs_activate(dev, slave_plat->cs);
  171. /* at least 1usec or greater, leftover 1 */
  172. global_timeout = priv->freq > XILSPI_MAX_XFER_BITS * 1000000 ? 2 :
  173. (XILSPI_MAX_XFER_BITS * 1000000 / priv->freq) + 1;
  174. while (bytes--) {
  175. unsigned timeout = global_timeout;
  176. /* get Tx element from data out buffer and count up */
  177. unsigned char d = txp ? *txp++ : CONFIG_XILINX_SPI_IDLE_VAL;
  178. debug("spi_xfer: tx:%x ", d);
  179. /* write out and wait for processing (receive data) */
  180. writel(d & SPIDTR_8BIT_MASK, &regs->spidtr);
  181. while (timeout && readl(&regs->spisr)
  182. & SPISR_RX_EMPTY) {
  183. timeout--;
  184. udelay(1);
  185. }
  186. if (!timeout) {
  187. printf("XILSPI error: Xfer timeout\n");
  188. return -1;
  189. }
  190. /* read Rx element and push into data in buffer */
  191. d = readl(&regs->spidrr) & SPIDRR_8BIT_MASK;
  192. if (rxp)
  193. *rxp++ = d;
  194. debug("spi_xfer: rx:%x\n", d);
  195. }
  196. done:
  197. if (flags & SPI_XFER_END)
  198. spi_cs_deactivate(dev);
  199. return 0;
  200. }
  201. static int xilinx_spi_set_speed(struct udevice *bus, uint speed)
  202. {
  203. struct xilinx_spi_priv *priv = dev_get_priv(bus);
  204. priv->freq = speed;
  205. debug("xilinx_spi_set_speed: regs=%p, mode=%d\n", priv->regs,
  206. priv->freq);
  207. return 0;
  208. }
  209. static int xilinx_spi_set_mode(struct udevice *bus, uint mode)
  210. {
  211. struct xilinx_spi_priv *priv = dev_get_priv(bus);
  212. struct xilinx_spi_regs *regs = priv->regs;
  213. uint32_t spicr;
  214. spicr = readl(&regs->spicr);
  215. if (priv->mode & SPI_LSB_FIRST)
  216. spicr |= SPICR_LSB_FIRST;
  217. if (priv->mode & SPI_CPHA)
  218. spicr |= SPICR_CPHA;
  219. if (priv->mode & SPI_CPOL)
  220. spicr |= SPICR_CPOL;
  221. if (priv->mode & SPI_LOOP)
  222. spicr |= SPICR_LOOP;
  223. writel(spicr, &regs->spicr);
  224. priv->mode = mode;
  225. debug("xilinx_spi_set_mode: regs=%p, mode=%d\n", priv->regs,
  226. priv->mode);
  227. return 0;
  228. }
  229. static const struct dm_spi_ops xilinx_spi_ops = {
  230. .claim_bus = xilinx_spi_claim_bus,
  231. .release_bus = xilinx_spi_release_bus,
  232. .xfer = xilinx_spi_xfer,
  233. .set_speed = xilinx_spi_set_speed,
  234. .set_mode = xilinx_spi_set_mode,
  235. };
  236. static const struct udevice_id xilinx_spi_ids[] = {
  237. { .compatible = "xlnx,xilinx-spi" },
  238. { }
  239. };
  240. U_BOOT_DRIVER(xilinx_spi) = {
  241. .name = "xilinx_spi",
  242. .id = UCLASS_SPI,
  243. .of_match = xilinx_spi_ids,
  244. .ops = &xilinx_spi_ops,
  245. .priv_auto_alloc_size = sizeof(struct xilinx_spi_priv),
  246. .probe = xilinx_spi_probe,
  247. };