ftgmac100.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * Faraday FTGMAC100 Ethernet
  3. *
  4. * (C) Copyright 2009 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * (C) Copyright 2010 Andes Technology
  8. * Macpaul Lin <macpaul@andestech.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <net.h>
  28. #include <asm/io.h>
  29. #include <linux/mii.h>
  30. #include "ftgmac100.h"
  31. #define ETH_ZLEN 60
  32. #define mdelay(n) ({unsigned long msec = (n); while (msec--) udelay(1000); })
  33. /* RBSR - hw default init value is also 0x640 */
  34. #define RBSR_DEFAULT_VALUE 0x640
  35. /* PKTBUFSTX/PKTBUFSRX must both be power of 2 */
  36. #define PKTBUFSTX 4 /* must be power of 2 */
  37. struct ftgmac100_data {
  38. struct ftgmac100_txdes txdes[PKTBUFSTX];
  39. struct ftgmac100_rxdes rxdes[PKTBUFSRX];
  40. int tx_index;
  41. int rx_index;
  42. int phy_addr;
  43. };
  44. /*
  45. * struct mii_bus functions
  46. */
  47. static int ftgmac100_mdiobus_read(struct eth_device *dev, int phy_addr,
  48. int regnum)
  49. {
  50. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  51. int phycr;
  52. int i;
  53. phycr = readl(&ftgmac100->phycr);
  54. /* preserve MDC cycle threshold */
  55. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  56. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr)
  57. | FTGMAC100_PHYCR_REGAD(regnum)
  58. | FTGMAC100_PHYCR_MIIRD;
  59. writel(phycr, &ftgmac100->phycr);
  60. for (i = 0; i < 10; i++) {
  61. phycr = readl(&ftgmac100->phycr);
  62. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  63. int data;
  64. data = readl(&ftgmac100->phydata);
  65. return FTGMAC100_PHYDATA_MIIRDATA(data);
  66. }
  67. mdelay(10);
  68. }
  69. debug("mdio read timed out\n");
  70. return -1;
  71. }
  72. static int ftgmac100_mdiobus_write(struct eth_device *dev, int phy_addr,
  73. int regnum, u16 value)
  74. {
  75. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  76. int phycr;
  77. int data;
  78. int i;
  79. phycr = readl(&ftgmac100->phycr);
  80. /* preserve MDC cycle threshold */
  81. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  82. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr)
  83. | FTGMAC100_PHYCR_REGAD(regnum)
  84. | FTGMAC100_PHYCR_MIIWR;
  85. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  86. writel(data, &ftgmac100->phydata);
  87. writel(phycr, &ftgmac100->phycr);
  88. for (i = 0; i < 10; i++) {
  89. phycr = readl(&ftgmac100->phycr);
  90. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0) {
  91. debug("(phycr & FTGMAC100_PHYCR_MIIWR) == 0: " \
  92. "phy_addr: %x\n", phy_addr);
  93. return 0;
  94. }
  95. mdelay(1);
  96. }
  97. debug("mdio write timed out\n");
  98. return -1;
  99. }
  100. int ftgmac100_phy_read(struct eth_device *dev, int addr, int reg, u16 *value)
  101. {
  102. *value = ftgmac100_mdiobus_read(dev , addr, reg);
  103. if (*value == -1)
  104. return -1;
  105. return 0;
  106. }
  107. int ftgmac100_phy_write(struct eth_device *dev, int addr, int reg, u16 value)
  108. {
  109. if (ftgmac100_mdiobus_write(dev, addr, reg, value) == -1)
  110. return -1;
  111. return 0;
  112. }
  113. static int ftgmac100_phy_reset(struct eth_device *dev)
  114. {
  115. struct ftgmac100_data *priv = dev->priv;
  116. int i;
  117. u16 status, adv;
  118. adv = ADVERTISE_CSMA | ADVERTISE_ALL;
  119. ftgmac100_phy_write(dev, priv->phy_addr, MII_ADVERTISE, adv);
  120. printf("%s: Starting autonegotiation...\n", dev->name);
  121. ftgmac100_phy_write(dev, priv->phy_addr,
  122. MII_BMCR, (BMCR_ANENABLE | BMCR_ANRESTART));
  123. for (i = 0; i < 100000 / 100; i++) {
  124. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &status);
  125. if (status & BMSR_ANEGCOMPLETE)
  126. break;
  127. mdelay(1);
  128. }
  129. if (status & BMSR_ANEGCOMPLETE) {
  130. printf("%s: Autonegotiation complete\n", dev->name);
  131. } else {
  132. printf("%s: Autonegotiation timed out (status=0x%04x)\n",
  133. dev->name, status);
  134. return 0;
  135. }
  136. return 1;
  137. }
  138. static int ftgmac100_phy_init(struct eth_device *dev)
  139. {
  140. struct ftgmac100_data *priv = dev->priv;
  141. int phy_addr;
  142. u16 phy_id, status, adv, lpa, stat_ge;
  143. int media, speed, duplex;
  144. int i;
  145. /* Check if the PHY is up to snuff... */
  146. for (phy_addr = 0; phy_addr < CONFIG_PHY_MAX_ADDR; phy_addr++) {
  147. ftgmac100_phy_read(dev, phy_addr, MII_PHYSID1, &phy_id);
  148. /*
  149. * When it is unable to found PHY,
  150. * the interface usually return 0xffff or 0x0000
  151. */
  152. if (phy_id != 0xffff && phy_id != 0x0) {
  153. printf("%s: found PHY at 0x%02x\n",
  154. dev->name, phy_addr);
  155. priv->phy_addr = phy_addr;
  156. break;
  157. }
  158. }
  159. if (phy_id == 0xffff || phy_id == 0x0) {
  160. printf("%s: no PHY present\n", dev->name);
  161. return 0;
  162. }
  163. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &status);
  164. if (!(status & BMSR_LSTATUS)) {
  165. /* Try to re-negotiate if we don't have link already. */
  166. ftgmac100_phy_reset(dev);
  167. for (i = 0; i < 100000 / 100; i++) {
  168. ftgmac100_phy_read(dev, priv->phy_addr,
  169. MII_BMSR, &status);
  170. if (status & BMSR_LSTATUS)
  171. break;
  172. udelay(100);
  173. }
  174. }
  175. if (!(status & BMSR_LSTATUS)) {
  176. printf("%s: link down\n", dev->name);
  177. return 0;
  178. }
  179. #ifdef CONFIG_FTGMAC100_EGIGA
  180. /* 1000 Base-T Status Register */
  181. ftgmac100_phy_read(dev, priv->phy_addr,
  182. MII_STAT1000, &stat_ge);
  183. speed = (stat_ge & (LPA_1000FULL | LPA_1000HALF)
  184. ? 1 : 0);
  185. duplex = ((stat_ge & LPA_1000FULL)
  186. ? 1 : 0);
  187. if (speed) { /* Speed is 1000 */
  188. printf("%s: link up, 1000bps %s-duplex\n",
  189. dev->name, duplex ? "full" : "half");
  190. return 0;
  191. }
  192. #endif
  193. ftgmac100_phy_read(dev, priv->phy_addr, MII_ADVERTISE, &adv);
  194. ftgmac100_phy_read(dev, priv->phy_addr, MII_LPA, &lpa);
  195. media = mii_nway_result(lpa & adv);
  196. speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF) ? 1 : 0);
  197. duplex = (media & ADVERTISE_FULL) ? 1 : 0;
  198. printf("%s: link up, %sMbps %s-duplex\n",
  199. dev->name, speed ? "100" : "10", duplex ? "full" : "half");
  200. return 1;
  201. }
  202. static int ftgmac100_update_link_speed(struct eth_device *dev)
  203. {
  204. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  205. struct ftgmac100_data *priv = dev->priv;
  206. unsigned short stat_fe;
  207. unsigned short stat_ge;
  208. unsigned int maccr;
  209. #ifdef CONFIG_FTGMAC100_EGIGA
  210. /* 1000 Base-T Status Register */
  211. ftgmac100_phy_read(dev, priv->phy_addr, MII_STAT1000, &stat_ge);
  212. #endif
  213. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &stat_fe);
  214. if (!(stat_fe & BMSR_LSTATUS)) /* link status up? */
  215. return 0;
  216. /* read MAC control register and clear related bits */
  217. maccr = readl(&ftgmac100->maccr) &
  218. ~(FTGMAC100_MACCR_GIGA_MODE |
  219. FTGMAC100_MACCR_FAST_MODE |
  220. FTGMAC100_MACCR_FULLDUP);
  221. #ifdef CONFIG_FTGMAC100_EGIGA
  222. if (stat_ge & LPA_1000FULL) {
  223. /* set gmac for 1000BaseTX and Full Duplex */
  224. maccr |= FTGMAC100_MACCR_GIGA_MODE | FTGMAC100_MACCR_FULLDUP;
  225. }
  226. if (stat_ge & LPA_1000HALF) {
  227. /* set gmac for 1000BaseTX and Half Duplex */
  228. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  229. }
  230. #endif
  231. if (stat_fe & BMSR_100FULL) {
  232. /* set MII for 100BaseTX and Full Duplex */
  233. maccr |= FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_FULLDUP;
  234. }
  235. if (stat_fe & BMSR_10FULL) {
  236. /* set MII for 10BaseT and Full Duplex */
  237. maccr |= FTGMAC100_MACCR_FULLDUP;
  238. }
  239. if (stat_fe & BMSR_100HALF) {
  240. /* set MII for 100BaseTX and Half Duplex */
  241. maccr |= FTGMAC100_MACCR_FAST_MODE;
  242. }
  243. if (stat_fe & BMSR_10HALF) {
  244. /* set MII for 10BaseT and Half Duplex */
  245. /* we have already clear these bits, do nothing */
  246. ;
  247. }
  248. /* update MII config into maccr */
  249. writel(maccr, &ftgmac100->maccr);
  250. return 1;
  251. }
  252. /*
  253. * Reset MAC
  254. */
  255. static void ftgmac100_reset(struct eth_device *dev)
  256. {
  257. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  258. debug("%s()\n", __func__);
  259. writel(FTGMAC100_MACCR_SW_RST, &ftgmac100->maccr);
  260. while (readl(&ftgmac100->maccr) & FTGMAC100_MACCR_SW_RST)
  261. ;
  262. }
  263. /*
  264. * Set MAC address
  265. */
  266. static void ftgmac100_set_mac(struct eth_device *dev,
  267. const unsigned char *mac)
  268. {
  269. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  270. unsigned int maddr = mac[0] << 8 | mac[1];
  271. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  272. debug("%s(%x %x)\n", __func__, maddr, laddr);
  273. writel(maddr, &ftgmac100->mac_madr);
  274. writel(laddr, &ftgmac100->mac_ladr);
  275. }
  276. static void ftgmac100_set_mac_from_env(struct eth_device *dev)
  277. {
  278. eth_getenv_enetaddr("ethaddr", dev->enetaddr);
  279. ftgmac100_set_mac(dev, dev->enetaddr);
  280. }
  281. /*
  282. * disable transmitter, receiver
  283. */
  284. static void ftgmac100_halt(struct eth_device *dev)
  285. {
  286. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  287. debug("%s()\n", __func__);
  288. writel(0, &ftgmac100->maccr);
  289. }
  290. static int ftgmac100_init(struct eth_device *dev, bd_t *bd)
  291. {
  292. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  293. struct ftgmac100_data *priv = dev->priv;
  294. struct ftgmac100_txdes *txdes = priv->txdes;
  295. struct ftgmac100_rxdes *rxdes = priv->rxdes;
  296. unsigned int maccr;
  297. int i;
  298. debug("%s()\n", __func__);
  299. ftgmac100_reset(dev);
  300. /* set the ethernet address */
  301. ftgmac100_set_mac_from_env(dev);
  302. /* disable all interrupts */
  303. writel(0, &ftgmac100->ier);
  304. /* initialize descriptors */
  305. priv->tx_index = 0;
  306. priv->rx_index = 0;
  307. txdes[PKTBUFSTX - 1].txdes0 = FTGMAC100_TXDES0_EDOTR;
  308. rxdes[PKTBUFSRX - 1].rxdes0 = FTGMAC100_RXDES0_EDORR;
  309. for (i = 0; i < PKTBUFSTX; i++) {
  310. /* TXBUF_BADR */
  311. txdes[i].txdes3 = 0;
  312. txdes[i].txdes1 = 0;
  313. }
  314. for (i = 0; i < PKTBUFSRX; i++) {
  315. /* RXBUF_BADR */
  316. rxdes[i].rxdes3 = (unsigned int)NetRxPackets[i];
  317. rxdes[i].rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  318. }
  319. /* transmit ring */
  320. writel((unsigned int)txdes, &ftgmac100->txr_badr);
  321. /* receive ring */
  322. writel((unsigned int)rxdes, &ftgmac100->rxr_badr);
  323. /* poll receive descriptor automatically */
  324. writel(FTGMAC100_APTC_RXPOLL_CNT(1), &ftgmac100->aptc);
  325. /* config receive buffer size register */
  326. writel(FTGMAC100_RBSR_SIZE(RBSR_DEFAULT_VALUE), &ftgmac100->rbsr);
  327. /* enable transmitter, receiver */
  328. maccr = FTGMAC100_MACCR_TXMAC_EN |
  329. FTGMAC100_MACCR_RXMAC_EN |
  330. FTGMAC100_MACCR_TXDMA_EN |
  331. FTGMAC100_MACCR_RXDMA_EN |
  332. FTGMAC100_MACCR_CRC_APD |
  333. FTGMAC100_MACCR_FULLDUP |
  334. FTGMAC100_MACCR_RX_RUNT |
  335. FTGMAC100_MACCR_RX_BROADPKT;
  336. writel(maccr, &ftgmac100->maccr);
  337. if (!ftgmac100_phy_init(dev)) {
  338. if (!ftgmac100_update_link_speed(dev))
  339. return -1;
  340. }
  341. return 0;
  342. }
  343. /*
  344. * Get a data block via Ethernet
  345. */
  346. static int ftgmac100_recv(struct eth_device *dev)
  347. {
  348. struct ftgmac100_data *priv = dev->priv;
  349. struct ftgmac100_rxdes *curr_des;
  350. unsigned short rxlen;
  351. curr_des = &priv->rxdes[priv->rx_index];
  352. if (!(curr_des->rxdes0 & FTGMAC100_RXDES0_RXPKT_RDY))
  353. return -1;
  354. if (curr_des->rxdes0 & (FTGMAC100_RXDES0_RX_ERR |
  355. FTGMAC100_RXDES0_CRC_ERR |
  356. FTGMAC100_RXDES0_FTL |
  357. FTGMAC100_RXDES0_RUNT |
  358. FTGMAC100_RXDES0_RX_ODD_NB)) {
  359. return -1;
  360. }
  361. rxlen = FTGMAC100_RXDES0_VDBC(curr_des->rxdes0);
  362. debug("%s(): RX buffer %d, %x received\n",
  363. __func__, priv->rx_index, rxlen);
  364. /* pass the packet up to the protocol layers. */
  365. NetReceive((void *)curr_des->rxdes3, rxlen);
  366. /* release buffer to DMA */
  367. curr_des->rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  368. priv->rx_index = (priv->rx_index + 1) % PKTBUFSRX;
  369. return 0;
  370. }
  371. /*
  372. * Send a data block via Ethernet
  373. */
  374. static int
  375. ftgmac100_send(struct eth_device *dev, void *packet, int length)
  376. {
  377. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  378. struct ftgmac100_data *priv = dev->priv;
  379. struct ftgmac100_txdes *curr_des = &priv->txdes[priv->tx_index];
  380. int start;
  381. if (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
  382. debug("%s(): no TX descriptor available\n", __func__);
  383. return -1;
  384. }
  385. debug("%s(%x, %x)\n", __func__, (int)packet, length);
  386. length = (length < ETH_ZLEN) ? ETH_ZLEN : length;
  387. /* initiate a transmit sequence */
  388. curr_des->txdes3 = (unsigned int)packet; /* TXBUF_BADR */
  389. /* only one descriptor on TXBUF */
  390. curr_des->txdes0 &= FTGMAC100_TXDES0_EDOTR;
  391. curr_des->txdes0 |= FTGMAC100_TXDES0_FTS |
  392. FTGMAC100_TXDES0_LTS |
  393. FTGMAC100_TXDES0_TXBUF_SIZE(length) |
  394. FTGMAC100_TXDES0_TXDMA_OWN ;
  395. /* start transmit */
  396. writel(1, &ftgmac100->txpd);
  397. /* wait for transfer to succeed */
  398. start = get_timer(0);
  399. while (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
  400. if (get_timer(0) >= 5) {
  401. debug("%s(): timed out\n", __func__);
  402. return -1;
  403. }
  404. }
  405. debug("%s(): packet sent\n", __func__);
  406. priv->tx_index = (priv->tx_index + 1) % PKTBUFSTX;
  407. return 0;
  408. }
  409. int ftgmac100_initialize(bd_t *bd)
  410. {
  411. struct eth_device *dev;
  412. struct ftgmac100_data *priv;
  413. dev = malloc(sizeof *dev);
  414. if (!dev) {
  415. printf("%s(): failed to allocate dev\n", __func__);
  416. goto out;
  417. }
  418. /* Transmit and receive descriptors should align to 16 bytes */
  419. priv = memalign(16, sizeof(struct ftgmac100_data));
  420. if (!priv) {
  421. printf("%s(): failed to allocate priv\n", __func__);
  422. goto free_dev;
  423. }
  424. memset(dev, 0, sizeof(*dev));
  425. memset(priv, 0, sizeof(*priv));
  426. sprintf(dev->name, "FTGMAC100");
  427. dev->iobase = CONFIG_FTGMAC100_BASE;
  428. dev->init = ftgmac100_init;
  429. dev->halt = ftgmac100_halt;
  430. dev->send = ftgmac100_send;
  431. dev->recv = ftgmac100_recv;
  432. dev->priv = priv;
  433. eth_register(dev);
  434. return 1;
  435. free_dev:
  436. free(dev);
  437. out:
  438. return 0;
  439. }